



AP61041

#### HIGH-EFFICIENCY SYNCHRONOUS BUCK CONVERTER WITH ULTRA-LOW IQ

### **Description**

The AP61041 is a low-current, synchronous buck converter providing high efficiency, excellent transient response, and high DC output accuracy. The ultra-low  $I_{\rm Q}$  of the AP61041 makes it ideal for applications such as fitness wearables, health monitoring, Bluetooth, and other handheld devices. The AP61041 is optimized to operate with a 2.2 $\mu\rm H$  inductor and  $10\mu\rm F$  input and output capacitors. The device provides a 400mA output current with an input voltage range of 2.15V to 5.5V.

The constant on-time control scheme handles wide input/output voltage ratios and provides a low external component count with outstanding performance in line and load transient responses. It also has seamless transitions between buck and 100% duty cycle modes.

The AP61041 provides two VSEL pins for programmable feedback voltages from 0.6V to 1.8V. The device also features undervoltage lockout (UVLO), overcurrent protection (OCP), and overtemperature protection (OTP) to protect the circuit.

This device is available in a small 1.17mm x 0.77mm, 6-ball, WLCSP package.

### **Pin Assignments**

#### **TOP VIEW**

1 2



X1-WLB1208-6

#### **Features**

- VIN 2.15V to 5.5V
- Preselected Output Voltages for Reduced Component Count
- 400mA Continuous Output Current, Efficiency Up to 95%
- 1.7μA (2.5μA Max) I<sub>Q</sub> to Maximize Light-Load Efficiency
- 1.1MHz Switching Frequency
- Pulse-Frequency Modulation
- Fully Protected from Undervoltage Lockout, Overcurrent, Short Circuit, and Overtemperature Conditions
- Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)
- For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/104/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please <u>contact us</u> or your local Diodes representative. <a href="https://www.diodes.com/quality/product-definitions/">https://www.diodes.com/quality/product-definitions/</a>

### **Applications**

- Wearables
- Fitness trackers
- Smart watches
- Health monitors
- Bluetooth low-energy devices
- Ultra-low power applications
- Energy harvesting

Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.



# **Typical Application Circuit**



**Figure 1. Typical Application Circuit** 



Figure 2. PFM Efficiency vs. Output Current

# **Pin Descriptions**

| Pin<br>Name | Pin Number<br>6 BALLS | - Function                                                                                                                                                                                                   |
|-------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SW          | A1                    | Switch node.                                                                                                                                                                                                 |
| VIN         | A2                    | Power input and supply for logic control circuitries.                                                                                                                                                        |
| VSEL2       | B1                    | Output voltage select pin 2. VSEL1 is a three-state input used to select the output voltage. It can be dynamically changed during operation. See the <b>Setting Output Voltage</b> section for more details. |
| PGND        | B2                    | Power ground.                                                                                                                                                                                                |
| VSEL1       | C1                    | Output voltage select pin 1. VSEL2 is a three-state input used to select the output voltage. It can be dynamically changed during operation. See the <b>Setting Output Voltage</b> section for more details. |
| FB          | C2                    | Feedback sensing terminal for the output voltage.                                                                                                                                                            |

AP61041 2 of 15 July 2025

Document number: DS47333 Rev. 1 - 2 www.diodes.com © 2025 Copyright Diodes Incorporated. All Rights Reserved.



# **Functional Block Diagram**



Figure 3. Functional Block Diagram



### Absolute Maximum Ratings (Note 4) (@TA = +25°C, unless otherwise specified.)

| Symbol                      | Parameter            | Rating                              | Unit |  |  |
|-----------------------------|----------------------|-------------------------------------|------|--|--|
| $V_{VIN}$                   | Supply Voltage       | -0.3 to +7.0                        | V    |  |  |
| V <sub>sw</sub>             | Switch Node Voltage  | -1.0 to V <sub>VIN</sub> + 0.3 (DC) | V    |  |  |
| $V_{SW}$                    | Switch Node Voltage  | -2.5 to 8 (20ns)                    | V    |  |  |
| All other pins              |                      | -0.3 to +7.0                        | V    |  |  |
| T <sub>J</sub>              | Junction Temperature | +150                                | °C   |  |  |
| T∟                          | Lead Temperature     | +260                                | °C   |  |  |
| ESD Susceptibility (Note 5) |                      |                                     |      |  |  |
| НВМ                         | Human Body Mode      | 3000                                | V    |  |  |
| CDM                         | Charged Device Model | 1000                                | V    |  |  |

Notes:

### **Thermal Resistance**

| Symbol             | Parameter                                     | Package   | Rating, JEDEC (Note 6) | AP61041 EVM (Note 7) | Unit |
|--------------------|-----------------------------------------------|-----------|------------------------|----------------------|------|
| θЈА                | Junction to Ambient                           | WLB1208-6 | 100                    | 60                   | °C/W |
| θJC(TOP)           | Junction to Case (Top)                        | WLB1208-6 | 49                     | 35                   | °C/W |
| θЈВ                | Junction to Board (bottom)                    | WLB1208-6 | 15.7                   | 12                   | °C/W |
| τιΨ                | Junction to Top Characterization<br>Parameter | WLB1208-6 | 4.6                    | 1.2                  | °C/W |
| ΨЈВ                | Junction to Board Characterization Parameter  | WLB1208-6 | 15                     | 12                   | °C/W |
| $\theta_{JC(BOT)}$ | Junction to Case (Bottom)                     | WLB1208-6 | -                      | -                    | °C/W |

Notes:

# Recommended Operating Conditions (Note 8) (@TA = +25°C, unless otherwise specified.)

| Symbol | Parameter                                                                                          | Min  | Max  | Unit  |
|--------|----------------------------------------------------------------------------------------------------|------|------|-------|
| VIN    | Supply Voltage                                                                                     | 2.15 | 5.5  | V     |
| IOUT   | Output Current, 2.15V <vin<2.5v, td="" vout<1.8v<=""><td>-</td><td>300</td><td>mΛ</td></vin<2.5v,> | -    | 300  | mΛ    |
| 1001   | Output Current, VIN>2.5V                                                                           | -    | 400  | mA mA |
| TJ     | Operating Junction Temperature                                                                     | -40  | +125 | °C    |

Note:

8. The device function is not guaranteed outside of the recommended operating conditions.

Stresses greater than the 'Absolute Maximum Ratings' specified above may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions exceeding those indicated in this specification is not implied. Device reliability may be affected by exposure to absolute maximum rating conditions for extended periods of time.
 Semiconductor devices are ESD sensitive and may be damaged by exposure to ESD events. Suitable ESD precautions should be taken when handling

and transporting these devices.

<sup>6.</sup> Device mounted on FR-4 substrate, JEDEC 4 layer 50mm x 50mm PCB board (2 oz copper), with minimum recommended pad layout.

<sup>7.</sup> Device mounted on Diodes evaluation board. See user guide for more detail.



**Electrical Characteristics** (At  $T_J$  = +25°C, VIN = 3.6V,  $V_{EN}$  = 3.6V unless otherwise specified. Min/Max limits apply across the recommended operating junction temperature range, -40°C to +125°C, and input voltage range, 2.15V to 5.5V, unless otherwise specified.)

| Symbol                    | Parameter                                                          | Test Conditions                                             | Min   | Тур   | Max   | Unit |
|---------------------------|--------------------------------------------------------------------|-------------------------------------------------------------|-------|-------|-------|------|
| I <sub>SHDN</sub>         | Shutdown Supply Current                                            | $V_{VIN}$ = 5.5V,<br>$V_{VSEL2}$ = OPEN, $V_{VSEL1}$ = OPEN | -     | 440   | 800   | nA   |
| IQ                        | Supply Current (Quiescent)                                         | $V_{VIN} = V_{VSEL2} = V_{VSEL1} = 5.5V$<br>$V_{FB} = 1V$   | -     | 1.2   | 2.0   | μА   |
|                           |                                                                    | I <sub>OUT</sub> = 0A                                       | -     | 1.1   | 1.6   | μA   |
|                           | V <sub>VIN</sub> Power On Reset Voltage<br>Threshold, Rising Edge  | -                                                           | -     | 2.07  | 2.15  | V    |
| POR/UVLO                  | V <sub>VIN</sub> , Undervoltage Lockout<br>Threshold, Falling Edge | -                                                           | -     | 1.90  | 2.00  | V    |
|                           | Hysteresis                                                         | -                                                           | -     | 170   |       | mV   |
| R <sub>DS(ON)1</sub>      | High-Side Switch On-Resistance from VIN to SW                      | -                                                           | -     | 321   | 440   | mΩ   |
| R <sub>DS(ON)2</sub>      | Low-Side Switch On-Resistance from SW to PGND                      | -                                                           | -     | 150   | 210   | mΩ   |
| R <sub>Discharge</sub>    | VOUT Soft Discharge On-<br>Resistance                              | -                                                           | -     | 50    | 1     | Ω    |
| I <sub>LIMIT</sub>        | Positive HS Current Limit, Q1                                      | -                                                           | 600   | 800   | -     | mA   |
| I <sub>LIMIT_VALLEY</sub> | LS Current Limit, Q2 Current from Source to Drain                  | -                                                           | -     | 470   | -     | mA   |
| I <sub>NLIMIT</sub>       | Negative LS Current Limit, Q2<br>Current from Drain to Source      | -                                                           | -     | 400   | -     | mA   |
| F <sub>sw</sub>           | Oscillator Frequency                                               | -                                                           | -     | 1.1   | -     | MHz  |
|                           |                                                                    | $V_{VSEL2} = 0$ , $V_{VSEL1} = 0$                           | 1.035 | 1.050 | 1.065 | V    |
|                           |                                                                    | $V_{VSEL2} = 0$ , $V_{VSEL1} = 1$                           | 0.888 | 0.9   | 0.912 | V    |
|                           |                                                                    | $V_{VSEL2} = 1$ , $V_{VSEL1} = 0$                           | 0.690 | 0.7   | 0.710 | V    |
| $V_{FB}$                  | Feedback Voltage                                                   | V <sub>VSEL2</sub> = 1, V <sub>VSEL1</sub> = 1              | 0.615 | 0.625 | 0.635 | V    |
| V <sub>FB</sub>           |                                                                    | V <sub>VSEL2</sub> = 0, V <sub>VSEL1</sub> = OPEN           | 0.591 | 0.6   | 0.609 | V    |
|                           |                                                                    | V <sub>VSEL2</sub> = OPEN, V <sub>VSEL1</sub> = 0           | 1.180 | 1.2   | 1.220 | V    |
|                           |                                                                    | V <sub>VSEL2</sub> = 1, V <sub>VSEL1</sub> = OPEN           | 1.280 | 1.3   | 1.320 | V    |
|                           |                                                                    | V <sub>VSEL2</sub> = OPEN, V <sub>VSEL1</sub> = 1           | 1.780 | 1.8   | 1.820 | V    |
|                           | VSEL2 Logic LOW                                                    | -                                                           | -     | -     | 0.4   | V    |
| $V_{VSEL2}$               | VSEL2 Logic OPEN                                                   | -                                                           | 0.5   | -     | 0.9   | V    |
|                           | VSEL2 Logic HIGH                                                   | -                                                           | 1.4   | -     |       | V    |
|                           | VSEL1 Logic LOW                                                    | -                                                           | -     | -     | 0.4   | V    |
| $V_{VSEL1}$               | VSEL1 Logic OPEN                                                   | -                                                           | 0.5   | -     | 0.9   | V    |
|                           | VSEL1 Logic HIGH                                                   | -                                                           | 1.4   | -     | -     | V    |
| T <sub>SS</sub>           | Soft-Start Period                                                  | -                                                           | -     | 8.0   | -     | ms   |
| T <sub>SD</sub>           | Thermal Shutdown (Note 9)                                          | -                                                           | -     | 150   | -     | °C   |
| $T_{Hys}$                 | Thermal Hysteresis (Note 9)                                        | -                                                           | -     | 15    | -     | °C   |

Note: 9. Compliance to the datasheet's limits is assured by one or more of these methods: production tests, characterization, and/or by design.





Figure 4. Efficiency vs. Output Current, VIN = 5V



Figure 6. Line Regulation



Figure 8. ISHDN vs. Temperature



Figure 5. Efficiency vs. Output Current, VIN = 3.3V



Figure 7. Load Regulation



Figure 9. IQ vs. Temperature





Figure 10. VIN Power-On Reset and UVLO vs. Temperature



Figure 11. Feedback Voltage vs. Temperature



Figure 12. fsw vs. Load



Figure 13. fsw vs. Temperature





Figure 14. Output Voltage Ripple, IOUT = 50mA



Figure 15. Output Voltage Ripple, IOUT = 0.4A



Figure 16. Load Transient, IOUT = 20mA to 200mA to 50mA



Figure 17. Load Transient, IOUT = 200mA to 400mA to 200mA



Figure 18. Load Transient, IOUT = 50mA to 400mA to 50mA







Figure 19. Startup Using VIN, IOUT = 0.4A

Figure 20. Shutdown Using EN, IOUT = 0.4





Figure 21. Output Short Protection, IOUT = 0.4A

Figure 22. Output Short Protection Recovery, IOUT = 0.4A



### **Application Information**

#### Theory of Operation

The AP61041 is a 400mA, adaptive, constant on-time control, synchronous buck regulator with integrated power MOSFETs. Constant on-time control assures excellent line regulation, load regulation, and a wide apparent loop bandwidth for fast response to load transients. Figure 1 and figure 3 depict the typical application circuit and functional block diagram of the AP61041, respectively. The buck controller drives the internal highside power PMOS, Q1, and low-side power NMOS, Q2. The buck regulator can operate from an unregulated DC source, such as a battery, with a voltage ranging from 2.15V to 5.5V. The converter output can be regulated as low as 0.6V, to as high as 5.5V. There are preselected feedback voltages that are programmed by the VSEL1 and VSEL2 pins. See the Setting Output Voltage section for more details.

#### **Chip Enable Control**

Chip enable is controlled by the combination of VSEL1 and VSEL2 pins. VSEL1 and VSEL2, when both being OPEN, will disable the regulator. Any other combination of VSEL1 and VSEL2 will enable the regulator.

#### **Setting Output Voltage**

The AP61041 has two voltage select pins, VSEL1 and VSEL2, each with three input logic states (LOW, OPEN, and HIGH). The logic combinations of VSEL1 and VSEL2 allow for eight preselected feedback voltage levels, with the ninth combination disabling the device. Table 1 summarizes the device actions given a particular VSEL1 and VSEL2 combination. Connect the FB pin directly to the output to have the V<sub>OUT</sub> equal to the V<sub>FR</sub>.

| VSEL2 | VSEL1 | Device Enabled | V <sub>FB</sub> (V) |
|-------|-------|----------------|---------------------|
| LOW   | LOW   | Yes            | 1.05                |
| LOW   | HIGH  | Yes            | 0.9                 |
| HIGH  | LOW   | Yes            | 0.7                 |
| HIGH  | HIGH  | Yes            | 0.625               |
| LOW   | OPEN  | Yes            | 0.6                 |
| OPEN  | LOW   | Yes            | 1.2                 |
| HIGH  | OPEN  | Yes            | 1.3                 |
| OPEN  | HIGH  | Yes            | 1.8                 |
| OPEN  | OPEN  | No             | -                   |

**Table 1. Preselected Feedback Voltage Combinations** 

The maximum transition time of the VSEL1 and VSEL2 must be less than 100µs to avoid an undefined voltage state. In addition to the pre-selected feedback voltages, the output voltage can be adjusted from the feedback voltage using an external resistive divider, as seen in figure 23. A CFF of 39pF must be added to maintain output stability.



Figure 23. External Feedback Resistive Network

Given the selected feedback voltage (V<sub>FB</sub>), the selected R2 value of approximately 100kΩ, and the target output voltage (V<sub>OUT</sub>), the value of R1 can be determined by the following equation:

$$R1 = \frac{R2 * (V_{OUT} - V_{FB})}{V_{FB}}$$
 Eq.1

10 of 15 AP61041 July 2025 © 2025 Copyright Diodes Incorporated. All Rights Reserved. www.diodes.com



# **Application Information**

#### **Overcurrent Protection**

The AP61041 detects the current limit on the high-side power MOSFET, Q1, to protect the device against overload and short-circuit conditions. The peak current in the switch is monitored cycle-by-cycle with a comparator delay of approximately 100ns to guard against noise glitches. If the high-side Q1 current limit is reached, the high-side Q1 is turned off and the low-side Q2 is turned on until the switch current decreases below OC threshold. The frequency is reduced to protect the device from damage. The Q1 peak current limit remains active during this state. After 17 consecutive cycles in this OCP event, the regulator enters hiccup mode where all power FETs are turned off and will wait for 15ms before attempting to restart.

#### **Reverse Current Protection**

During fixed-frequency operation, a reverse-current comparator on switch Q2 monitors the current entering VOUT. When this current exceeds 400mA (typical), switch Q2 will be turned off for the remainder of the switching cycle. This feature protects the buck converter from excessive reverse current if the buck output is held above the regulation voltage by an external source.

#### **Undervoltage Lockout**

The undervoltage lockout (UVLO) feature prevents abnormal operation if the supply voltage is too low to guarantee proper operation. When the VIN voltage falls below the UVLO threshold, the regulator is disabled.

#### **Thermal Shutdown**

A built-in thermal protection feature protects the AP61041 if the die temperature reaches +150°C (typical). At this die temperature, the regulator is completely shut down. The die temperature continues to be monitored in this thermal-shutdown mode. When the die temperature falls to +125°C (typical), the device will resume normal operation. When exiting thermal shutdown, the AP61041 will execute its soft-start sequence.

#### **Output Active Discharge**

The buck provides an internal  $50\Omega$  resistor for output active discharge function. The internal resistor discharges the energy stored in the output capacitor to PGND whenever the regulator is disabled. When the regulator remains enabled, the internal resistor is disconnected from the output.

#### **Inductor Selection**

An inductor with a high-frequency core material (e.g., ferrite core) should be used to minimize core losses and provide good efficiency. The inductor must be able to handle the peak switching currents without saturating. A 2.2µH inductor with ≥600mA saturation current rating is recommended. Select an inductor with a low DCR to provide good efficiency. In applications where radiated noise must be minimized, a toroidal or shielded inductor can be used.

#### **VIN and VOUT Capacitor Selection**

The input and output capacitors should be a ceramic X5R type with low ESL and ESR. The recommended input capacitor value is  $10\mu\text{F}$ , as this provides adequate RMS current to minimize the input voltage ripple. A minimum of  $10\mu\text{F}$  is required to maintain full functionality of the part. The recommended output capacitor is  $10\mu\text{F}$ , 10V, X5R. Note that the effective value of a ceramic capacitor derates with DC voltage bias across it. This decreasing may be up to 70% of the rated capacitance. Refer to the capacitor datasheet to ensure the combined effective output capacitance is at least  $30\mu\text{F}$  for proper operation over the entire recommended load current range. Low output capacitance may lead to large output voltage drop during load transient or unstable operation.

AP61041 11 of 15 July 2025

Document number: DS47333 Rev. 1 - 2 www.diodes.com © 2025 Copyright Diodes Incorporated. All Rights Reserved.



## **Application Information**

#### **PC Board Layout**

The AP61041 works at 400mA load current. A 2oz Copper in both the top and bottom layer is recommended. Correct PCB layout is critical for proper operation of the AP61041. The following are some general guidelines for the recommended layout:

- The input and output capacitors should be positioned directly across VIN-PGND and as close to the IC as possible to ensure noise-free
- 2. The ground connections of the input and output capacitors should be kept as short as possible. The objective is to minimize the current loop between the ground pads of the input and output capacitors and the PGND pins of the IC. Use via, if required, to take advantage of a PCB ground layer underneath the regulator.
- Fill the second layer with PGND. Single point connects the GND to the second layer's PGND.
- Minimize the trace lengths on the feedback loop to avoid switching noise pick-up. Via should be avoided on the feedback loop to minimize the effect of board parasitic, particularly during load transients.
- The SW trace should be short.
- See figure 24 below for more details on the recommended layout.



Figure 24. Recommended Layout Design

AP61041 12 of 15 July 2025 www.diodes.com © 2025 Copyright Diodes Incorporated. All Rights Reserved. Document number: DS47333 Rev. 1 - 2



# **Ordering Information**



|                       |              |              |          | Packing       |                       |
|-----------------------|--------------|--------------|----------|---------------|-----------------------|
| Orderable Part Number | Package      | Package Code | Quantity | Carrier       | Part Number<br>Suffix |
| AP61041CP6-7          | X1-WLB1208-6 | CP6          | 3,000    | Tape and Reel | -7                    |

## **Marking Information**

#### X1-WLB1208-6

(Top View)

XX **YWX**  XX: Identification Code

Y: Year: 0~9

W: Week: A~Z: 1~26 week; a~z: 27~52 week; z represents

52 and 53 week X: Internal Code

| Orderable Part Number | Package      | Identification Code |  |
|-----------------------|--------------|---------------------|--|
| AP61041CP6-7          | X1-WLB1208-6 | KC                  |  |



# **Package Outline Dimensions**

Please see http://www.diodes.com/package-outlines.html for the latest version.

#### X1-WLB1208-6



| X1-WLB1208-6         |                   |       |       |  |
|----------------------|-------------------|-------|-------|--|
| Dim                  | Min               | Max   | Тур   |  |
| Α                    | 0.400             | 0.500 | 0.450 |  |
| A1                   | 0.155             | 0.195 | 0.175 |  |
| A2                   | 0.225             | 0.275 | 0.250 |  |
| A3                   | 0.020             | 0.030 | 0.025 |  |
| b                    | 0.200             | 0.260 | 0.230 |  |
| D                    | 1.160             | 1.220 | 1.190 |  |
| D1                   | 0.770             | 0.830 | 0.800 |  |
| E                    | 0.760             | 0.820 | 0.790 |  |
| E1                   | 0.370 0.430 0.400 |       |       |  |
| е                    | 0.400 BSC         |       |       |  |
| SD                   | 0.000 BSC         |       |       |  |
| SE                   | 0.200 BSC         |       |       |  |
| All Dimensions in mm |                   |       |       |  |

## **Suggested Pad Layout**

Please see http://www.diodes.com/package-outlines.html for the latest version.

### X1-WLB1208-6



| Dimensions   | Value   |  |
|--------------|---------|--|
| Dillicisions | (in mm) |  |
| C            | 0.400   |  |
| C1           | 0.800   |  |
| D            | 0.250   |  |

July 2025

### **Mechanical Data**

- Moisture Sensitivity: Level 1 per J-STD-020
- Terminals: Finish Matte Tin Plated Leads, Solderable per MIL-STD-202, Method 208@3
- Weight: 0.7 mg (Approximate)



#### **IMPORTANT NOTICE**

- 1. DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).
- The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.
- 3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.
- 4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.
- 5. Diodes' products are provided subject to Diodes' Standard Terms and Conditions of Sale (<a href="https://www.diodes.com/about/company/terms-and-conditions-of-sales/">https://www.diodes.com/about/company/terms-and-conditions-of-sales/</a>) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.
- 6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.
- 7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.
- 8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.
- 9. This Notice may be periodically updated with the most recent version available at <a href="https://www.diodes.com/about/company/terms-and-conditions/important-notice">https://www.diodes.com/about/company/terms-and-conditions/important-notice</a>

The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. All other trademarks are the property of their respective owners.

© 2025 Diodes Incorporated. All Rights Reserved.

www.diodes.com

AP61041 15 of 15 July 2025

Document number: DS47333 Rev. 1 - 2 www.diodes.com © 2025 Copyright Diodes Incorporated. All Rights Reserved.