

AP53782

### USB PD DUAL-ROLE POWER (DRP) CONTROLLER WITH I2C INTERFACE

## **Description**

The AP53782 is a highly integrated USB Type- $C^{\otimes}$  PD3.1 Dual-Role Power (DRP) controller to support Extended Power Range (EPR)/ Adjustable Voltage Supply (AVS) up to 28V and Standard Power Range (SPR)/Programmable Power Supply (PPS) up to 21V.

The AP53782 is targeting for operating with external MCU through the I2C Interface pins (SCL, SDA) and interrupt mechanism. With the I2C registers and commands defined by AP53782, the host MCU could control the AP53782 to act as a sink controller to get desired Request Data Object (RDO) from a PD3.1 compliant source adapter, or to play as a source PD controller to provide Power Data Object (PDO) capability to supply a Type-C connector-equipped device (TCD). The AP53782 could consume as low as 50µA to meet requirement of equipped battery-power devices during the power down mode.

The AP53782 supports the QC2.0/3.0 functions and dead battery during the sink role and provides both I2C control and VFB feedback for the external DC/DC controller during the power negotiation. Meanwhile, the host MCU could further inquire about the status of various I2C registers for intended applications. The AP53782 integrates Rp/Rd termination resistors and switches for DRP control. It operates from 3.6V up to 28V with low-side current sense topology.

Based on high-voltage process, the AP53782 offers short-protection between CC1/CC2 (CCx) pins to adjacent high-voltage pin up to 34V. The smart built-in firmware of the AP53782 offers comprehensive safety protection schemes, including overvoltage protection (OVP), undervoltage protection (UVP), overcurrent protection (OCP), and moisture detection for the USB connector.

# **Pin Assignments**



W-QFN4040-24 (Type A1)

© 2025 Copyright Diodes Incorporated. All Rights Reserved.

#### **Features**

- USB PD3.1 v1.8 Certified with TID: 11689
- Support Autonomous DRP Control
- Support EPR/AVS up to 28V with 100mV/Step
- Support SPR/PPS up to 21V with 20mV/Step and 50mA/Step
- Support Power-Down Consumption as Low as 50μA
- Support Status Register for System Monitor and Control
- Support I2C Commands for PDO and RDO Selections
- Support I2C Commands for External MCU to Monitor and Control
- Support QC2.0/3.0 Sink and Source Controls
- Support Dual Gate Drivers for VBUS nMOS Switches
- Support VFB Feedback Through Current DAC for External DC/DC
- Operating Voltage 3.6V to 28V with Low-Side Current Sense
- Support Dead-Battery Mode
- Support VBUS and VOUT Discharge Paths
- Support OVP/UVP/OCP with Auto Restart
- Support Moisture Detection for the USB Connector
- VBUS Short Protection on CC1/CC2 Pins up to 34V
- VBUS Short Protection on DP/DN Pins up to 24V
- Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)
- For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/104/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please contact us or your local Diodes representative. https://www.diodes.com/quality/product-definitions/

## **Applications**

- Power banks
- Power tools
- · Wireless speakers
- E-bikes
- POS terminals
- · Portable displays

Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.

www.diodes.com

AP53782 1 of 24 December 2025



## **Typical Applications Circuit**

The AP53782 acts as a USB PD DRP controller after the power-on initialization. The AP53782 alternates periodically the Type-C CCx pin connections between the pulldown resistance, Rd, and pullup resistance, Rp. After the negotiation, the AP53782 will decide if it serves as Type-C source or sink controller.

The AP53782 is targeting for operating with host MCU via the I2C Interface pins (SCL, SDA) and interrupt mechanism. With the I2C registers and commands defined by AP53782, the host MCU could control the AP53782 to play as a sink controller to get desired RDO from a PD3.1 compliant source adapter, or to play as a source PD controller to provide PDO capability to supply a TCD device. The AP53782 could consume as low as 50µA to meet the requirement of equipped battery-power devices during the power-down mode.

As shown in Figure 1 below, the AP53782 provides multi-master I2C communication for the host MCU and other I2C based components, where the AP53782 not only acts as an I2C master to control an external bi-directional DC/DC controller, but also simultaneously acts as I2C slave device to receive the control signals from the host MCU. The AP53782 provides 2 gate drivers for the external VBUS nMOS switch control of single-direction or bi-direction DC/DC controller. Besides, it supports VFB control for DC/DC controller during the power profile negotiation.

Meanwhile, the AP53782 supports QC2.0/3.0 functions and dead battery operation during the sink role. In addition, the AP53782 operates from 4.5V up to 28V with  $5m\Omega$  low-side current sense topology. The discharge paths for VBUS are built in the AP53782 chip.



Figure 1. The AP53782 can support multi-master I2C communication topology, where AP53782 acts as the I2C master to control the DC/DC controller and simultaneously acts as the I2C slave to receive control signals from the host MCU.

AP53782 2 of 24

Document number: DS47075 Rev. 4 - 2 **www.diodes.com** © 2025 Copyr



# **Pin Descriptions**

| Pin No. | Pin Name | Type<br>(Note 4) | Pin Function                                                                                                                                                                                                   |
|---------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | NC       | _                | No Connection                                                                                                                                                                                                  |
| 2       | NC       | _                | No Connection                                                                                                                                                                                                  |
| 3       | ISNP     | Al               | Current Sense Node                                                                                                                                                                                             |
| 4       | GND      | GND              | Chip Ground Pin                                                                                                                                                                                                |
| 5       | GPIO5    | DIO              | General-Purpose Input/Output Pin or Constant Current Source Output                                                                                                                                             |
| 6       | GPIO4    | DIO              | General-Purpose Input/Output Pin or Constant Current Source Output                                                                                                                                             |
| 7       | GPIO3    | DIO              | General-Purpose Input /Output Pin or Constant Current Source Output                                                                                                                                            |
| 8       | GPIO1    | DIO              | General-Purpose Input/Output Pin or UART                                                                                                                                                                       |
| 9       | GPIO2    | DIO              | General-Purpose Input/Output Pin or UART                                                                                                                                                                       |
| 10      | SCL      | DIO              | Clock pin of I2C bus or UART, need to be pulled up externally.                                                                                                                                                 |
| 11      | SDA      | DIO              | Data pin of I2C bus or UART, need to be pulled up externally.                                                                                                                                                  |
| 12      | V18      | DP               | LDO Output Pin. Needs to connect a decoupling capacitor (10nF) to GND.  This LDO is just to supply internal digital circuit. This pin cannot drive external load.                                              |
| 13      | ОТР      | AIO              | 100μA Current Source Output for NTC Connected to Ground. This NTC is used to monitor temperature variation.                                                                                                    |
| 14      | VFB      | Al               | Analog Voltage Feedback Input for External PWM Controller                                                                                                                                                      |
| 15      | DP       | AIO              | DP of Type-C Connector                                                                                                                                                                                         |
| 16      | DN       | AIO              | DN of Type-C Connector                                                                                                                                                                                         |
| 17      | CC1      | AIO              | Configuration Channel 1 (CC1) of Type C                                                                                                                                                                        |
| 18      | CC2      | AIO              | Configuration Channel 2 (CC2) of Type C                                                                                                                                                                        |
| 19      | V5V      | AP               | Output of the Internal LDO with VCC as Input. A 1µF cap is required to connect this pin to GND. When VCC is off, V5V pin could be an alternative power path for the AP53782 when provided a 5V external power. |
| 20      | VOUT     | AHV              | VOUT Terminal. It is used to detect output voltage and provides a discharge path with connecting an external $200\Omega$ resistor in series.                                                                   |
| 21      | VG_B     | AHV              | High-Voltage Gate Driver_B for External nMOS VBUS Switch                                                                                                                                                       |
| 22      | VG_A     | AHV              | High-Voltage Gate Driver_A for External nMOS VBUS Switch                                                                                                                                                       |
| 23      | VCC1     | AHV              | Chip power supply input when VBUS is active. The power will enter the chip through the body diode of VBUS nMOS switch.                                                                                         |
| 24      | VCC2     | AHV              | Voltage Detection Input and Discharge Path                                                                                                                                                                     |
| _       | EPAD     | GND              | Exposed pad is suggested to connect to GND pin.                                                                                                                                                                |

Note:

- 4. AHV Analog High Voltage pin.
  AP Power for Analog Circuit and Analog I/O pins, 5.0V operation.
  - Al Analog Input pin.
  - DP Power for Digital Circuit operation.
  - DP Power for Digital Circuit operation.
    AlO Analog Input/Output pin with 5.0V operation. However, DP/DN & CC1/CC2 pins are 3.3V operation.
    DI Digital Input pin. All are 5.0V operation.
    DO Digital Output pin. All are 5.0V operation.
    DIO Digital Input/Output pin. All are 5.0V operation.

Table 1. The pin descriptions of AP53782 PD3.1 DRP controller



# **Functional Block Diagram**

The AP53782 block diagram is shown in Figure 2 below, where the external host MCU is used for the operation of this DRP controller. Both source and sink roles support USB PD3.1 and QC protocols.



Figure 2. The AP53782 block diagram is shown as above.



# **Absolute Maximum Ratings** (Note 5)

| Symbol                                | Parameter                                 | Rating      | Unit |
|---------------------------------------|-------------------------------------------|-------------|------|
| V <sub>VCC1</sub> , V <sub>VCC2</sub> | Input Voltage at VCC1, VCC2 Pins          | -0.3 to 34  | V    |
| VvfB                                  | Input Voltage at VFB Pin                  | -0.3 to 7   | V    |
| VVOUT, VVG_A, VVG_B                   | Input Voltage at VOUT, VG_A, VG_B Pins    | -0.3 to 38  | V    |
| _                                     | Voltage from VG_A, VG_B to VCC2 Pin       | -38 to 7    | V    |
| V <sub>V5V</sub>                      | Input Voltage at V5V Pin                  | -0.3 to 7   | V    |
| Vv18, VISNP                           | Input Voltage at V18, ISNP Pins           | -0.3 to 2   | V    |
| Vcc1, Vcc2                            | Input Voltage at CC1, CC2 Pins            | -0.3 to 31  | V    |
| $V_{DP}, V_{DN}$                      | Input Voltage at DP, DN Pins              | -0.3 to 24  | V    |
| VSCL, VSDA                            | Input Voltage at SCL, SDA Pins            | -0.3 to 7   | V    |
| VGPIO1 to VGPIO5, VOTP                | Input Voltage at GPIO1 to GPIO5, OTP Pins | -0.3 to 7   | V    |
| TJ                                    | Operating Junction Temperature            | -40 to +150 | °C   |
| T <sub>STG</sub>                      | Storage Temperature                       | -65 to +150 | °C   |
| TLEAD                                 | Lead Temperature (Soldering, 10s)         | +300        | °C   |
| ESD                                   | Human Body Model                          | 2           | kV   |
| ESD                                   | Charged Device Model                      | 750         | V    |

Note: 5. Stresses greater than those listed under *Absolute Maximum Ratings* can cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to *Absolute Maximum Ratings* for extended periods can affect device reliability.

# Package Thermal Information (Note 6)

| Symbol                 | Parameter                                    | Value | Unit |
|------------------------|----------------------------------------------|-------|------|
| Reja                   | Junction-to-Ambient Thermal Resistance       | 29.6  | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-Case (Top) Thermal Resistance    | 20.6  | °C/W |
| Rејв                   | Junction-to-Board Thermal Resistance         | 11.2  | °C/W |
| $\Psi_{JT}$            | Junction-to-Top Characterization Parameter   | 0.4   | °C/W |
| $\Psi_{JB}$            | Junction-to-Board Characterization Parameter | 11.4  | °C/W |
| ReJC(bot)              | Junction-to-Case (Bottom) Thermal Resistance | 6.0   | °C/W |

Note: 6. Test condition: device mounted on FR-4 substrate PC board, 2oz copper, with the minimum footprint.

# **Recommended Operating Conditions**

| Symbol                                   | Parameter                            | Min | Max  | Unit |
|------------------------------------------|--------------------------------------|-----|------|------|
| Vvcc1, Vvcc2                             | Power Supply Voltage VCC1, VCC2 Pins | 3.6 | 31   | V    |
| V <sub>V5V</sub>                         | Input Voltage at V5V Pin             | 3   | 5.4  | V    |
| VvfB                                     | Input Voltage at VFB Pin             | 0   | 5    | V    |
| V <sub>V18</sub>                         | Input Voltage at V18 Pin             | 0   | 3    | V    |
| Vsda, Vscl                               | Input Voltage at SDA, SCL Pins       | 0   | 3.7  | V    |
| V <sub>GPIO1</sub> to V <sub>GPIO5</sub> | Input Voltage at GPIO1 to GPIO5 Pins | 0   | 3.7  | V    |
| V <sub>DP</sub> , V <sub>DN</sub>        | Input Voltage at DP, DN Pins         | 0   | 3.7  | V    |
| Votp                                     | Input Voltage at OTP Pin             | 0   | 3.7  | V    |
| TA                                       | Operating Ambient Temperature        | -40 | +85  | °C   |
| TJ                                       | Operating Junction Temperature       | -40 | +125 | °C   |

AP53782 Document number: DS47075 Rev. 4 - 2 5 of 24 www.diodes.com

December 2025



# **Electrical Characteristics** (@TA = +25°C, unless otherwise specified.)

| Symbol                   | Parameter                                                              | Condition                                                       | Min  | Тур  | Max  | Unit  |
|--------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------|------|------|------|-------|
| Power Supply Section     | n (Note 7)                                                             |                                                                 |      | •    | •    | •     |
| Vvcc1                    | VCC1 Operating Voltage                                                 | _                                                               | 2.5  | 3    | 3.5  | V     |
| Vvcc1_Hys                | VCC1 Hysteresis                                                        | _                                                               | _    | 0.3  | _    | V     |
| lvcc1                    | VCC1 Operating Current                                                 | _                                                               | _    | 2.5  | 6    | mA    |
| IVCC1_SLEEP              | VCC1 Input Current in Sleep Mode                                       | CC1/2 detach                                                    | _    | 550  | 700  | μΑ    |
| IVCC1_SLEEP_DRP          | VCC1 Input Current in Sleep Mode under DRP Toggling Without Connection | _                                                               | _    | 30   | 50   | μA    |
| Vvbus_db                 | VBUS Voltage for Dead-Battery Mode                                     | _                                                               | 3.5  | _    | _    | V     |
| V5V Output               |                                                                        |                                                                 |      |      |      |       |
| V <sub>V5V</sub>         | V5V Output Voltage                                                     | _                                                               | 4.4  | 5    | 5.4  | V     |
| I <sub>V5VOCP</sub>      | V5V Output Current Capability                                          | _                                                               | _    | 30   | _    | mA    |
| Vvdrv_do                 | V5V Output Dropout                                                     | I <sub>VDRV</sub> = 40mA                                        | _    | 100  | _    | mV    |
| Constant Voltage (CV     | () Control                                                             | •                                                               |      |      |      |       |
| V <sub>VBUS_CV5</sub>    | VBUS Voltage for 5V CV Control                                         | _                                                               | 4.85 | 5    | 5.15 | V     |
| V <sub>VBUS_LSB</sub>    | VBUS Step per LSB                                                      | _                                                               | _    | 10   | _    | mV    |
| VvBUS_Range              | VBUS Range                                                             | _                                                               | 3.6  | _    | 28   | V     |
| ΔVBUS%                   | VBUS Regulation Accuracy                                               | VBUS = 3.6V to 28V                                              | 97   | _    | 103  | %     |
| V <sub>CABLE</sub>       | Cable Compensation (Notes 8, 10)                                       | VBUS = 3.6V to 28V                                              | _    | 30   | _    | mV/A  |
| Constant Current (CC     | C) Control                                                             |                                                                 |      | •    | •    | •     |
| ICC_Range                | CC Range                                                               | _                                                               | 1    | _    | 5    | Α     |
| CC <sub>1A3A</sub>       | Current Sense and CC Loop Correction                                   | Rsens = $5m\Omega$<br>I <sub>L</sub> = 1A to 3A                 | -150 | _    | 150  | mA    |
| ССза5а                   | Current Sense and CC Loop Correction                                   | R <sub>SENS</sub> = $5m\Omega$<br>I <sub>L</sub> = $3A$ to $5A$ | -5   |      | 5    | %     |
| tcc                      | CC Load Transient Current Settling Time                                | _                                                               | _    | _    | 250  | ms    |
| tcccv                    | CC to CV Transient Voltage Settling Time                               | _                                                               | _    | _    | 270  | ms    |
| SRIL                     | Max Load Slew Rate for IL Changes (Note 10)                            | _                                                               | -150 | _    | 150  | mA/μs |
| Protection Function      |                                                                        |                                                                 |      |      |      |       |
| V <sub>OVP5V</sub> _SNK  | 5V VBUS OVP @Sink                                                      | (Note 9)                                                        | 6.3  | 7    | 7.7  | V     |
| Vovp9v_snk               | 9V VBUS OVP @Sink                                                      | (Notes 9, 10)                                                   | _    | 11   | _    | V     |
| VOVP15V_SNK              | 15V VBUS OVP @Sink                                                     | (Notes 9, 10)                                                   | _    | 17   | _    | V     |
| Vovp20v_snk              | 20V VBUS OVP @Sink                                                     | (Notes 9, 10)                                                   | _    | 22   | _    | V     |
| V <sub>OVP28</sub> V_SNK | 28V VBUS OVP @Sink                                                     | (Notes 9, 10)                                                   | _    | 30   | _    | V     |
| tdebounce_ovp_snk        | OVP Debounce Time @Sink                                                | (Note 11)                                                       | _    | 30   | _    | ms    |
| Vovp5v_src               | 5V VBUS OVP @Source                                                    | (Note 9)                                                        | 5.5  | 6    | 6.6  | V     |
| Vovp9v_src               | 9V VBUS OVP @Source                                                    | (Notes 9, 10)                                                   | _    | 10.8 | _    | V     |
| Vovp15V_SRC              | 15V VBUS OVP @Source                                                   | (Notes 9, 10)                                                   | _    | 18   | _    | V     |
| Vovp20v_src              | 20V VBUS OVP @Source                                                   | (Notes 9, 10)                                                   | _    | 24   | _    | V     |
| Vovp28v_src              | 28V VBUS OVP @Source                                                   | (Notes 9, 10)                                                   | _    | 30.8 | _    | V     |
| tdebounce_ovp_src        | OVP Debounce Time @Source                                              | (Note 11)                                                       | _    | 3    | _    | ms    |

Notes:

- 7. There are 2 power suppliers for chip: VCC1 pin and V5V(IN) pin, as shown in Figure 3 and Figure 4.
- 8. Cable compensation voltage can be adjusted by setting from 0 to N\*V<sub>CABLE</sub>, by setting where N is from 0 to 7.

  9. OVP: 120%\*PDO @Source, 110%\*PDO @Source > 28V, 2V+RDO @Sink.

  UVP: 80%\*PDO @Source, 80%\*RDO @Sink.

  OCP: 110%\*IPDO and 110%\*IRDO

10. Guaranteed by design.

Document number: DS47075 Rev. 4 - 2

11. OVP blanking time during  $V_0$  transition from high output voltage to low output voltage, such as 9V to 5V, or 20V to 5V.



# **Electrical Characteristics** (continued) (@TA = +25°C, unless otherwise specified.)

| Symbol                   | Parameter                                  | Condition          | Min   | Тур   | Max   | Unit |
|--------------------------|--------------------------------------------|--------------------|-------|-------|-------|------|
| Protection Function (co  | ontinued)                                  | 1                  | 1     | ·     | •     |      |
| Vuvp5v_snk               | 5V VBUS UVP @Sink                          | (Note 9)           | 3.5   | 4     | 4.5   | V    |
| Vuvp9v_snk               | 9V VBUS UVP @Sink                          | (Notes 9, 10)      | _     | 7.2   | _     | V    |
| VUVP15V_SNK              | 15V VBUS UVP @Sink                         | (Notes 9, 10)      | _     | 12    | _     | V    |
| Vuvp20v_snk              | 20V VBUS UVP @Sink                         | (Notes 9, 10)      | _     | 16    | _     | V    |
| VUVP28V_SNK              | 28V VBUS UVP @Sink                         | (Notes 9, 10)      | _     | 22.4  | _     | V    |
| tdebounce_uvp_snk        | UVP Debounce Time @Sink                    | _                  | _     | 30    | _     | ms   |
| Vuvp5v_src               | 5V VBUS UVP @Source                        | (Note 9)           | 3.5   | 4     | 4.5   | V    |
| Vuvp9v_src               | 9V VBUS UVP @Source                        | (Notes 9, 10)      | _     | 7.2   | _     | V    |
| VUVP15V_SRC              | 15V VBUS UVP @Source                       | (Notes 9, 10)      | _     | 12    | _     | V    |
| Vuvp20v_src              | 20V VBUS UVP @Source                       | (Notes 9, 10)      | _     | 16    | _     | V    |
| V <sub>UVP28</sub> V_SRC | 28V VBUS UVP @Source                       | (Notes 9, 10)      | _     | 22.4  | _     | V    |
| Vuvp5v_src_qc            | 5V VBUS UVP @Source (QC)                   | (Note 9)           | 3.5   | 4     | 4.5   | V    |
| Vuvp9v_src_qc            | 9V VBUS UVP @Source (QC)                   | (Notes 9, 10)      | 3.5   | 4     | 4.5   | V    |
| VUVP12V_SRC_QC           | 15V VBUS UVP @Source (QC)                  | (Notes 9, 10)      | 3.5   | 4     | 4.5   | V    |
| tdebounce_uvp_src        | UVP Debounce Time @Source                  | _                  | _     | 30    | _     | ms   |
| OCP <sub>1A</sub>        | Overcurrent Protection (110%)              | _                  | 0.95  | 1.1   | 1.25  | Α    |
| OCP <sub>3A</sub>        | Overcurrent Protection (110%)              | _                  | 3.15  | 3.3   | 3.45  | Α    |
| OCP <sub>5A</sub>        | Overcurrent Protection (110%)              | _                  | 5.25  | 5.5   | 5.75  | Α    |
| tocp                     | OCP Deglitch Time                          | _                  | _     | 30    | _     | ms   |
| tscp                     | SCP Debounce Time @Source                  | _                  | _     | 4     | _     | ms   |
| trestart_interval_scp    | SCP Recovery Time @Source                  | _                  | _     | 0.8   | _     | s    |
| Тотр                     | Internal OTP Temperature                   | _                  | _     | +130  | _     | °C   |
| T <sub>OTP-HYS</sub>     | Internal OTP Temperature Hysteresis        | _                  | _     | +30   | _     | °C   |
| CC1/CC2 (CCx) Pin Sec    | ction                                      | •                  |       |       |       |      |
| Vон_ссх                  | Pull High Voltage of CCx                   | _                  | 3.0   | 3.3   | 3.6   | V    |
| I <sub>Rp_80</sub>       | CCx Pullup Current as SRC – Default        | $R_D = 5.1k\Omega$ | _     | 80    | _     | μA   |
| I <sub>Rp_180</sub>      | CCx Pullup Current as SRC – 1.5 A          | $R_D = 5.1k\Omega$ | _     | 180   | _     | μA   |
| I <sub>Rp_330</sub>      | CCx Pullup Current as SRC – 3.0 A          | $R_D = 5.1k\Omega$ | 303.6 | 330   | 356.4 | μA   |
| Vath_80                  | Attach Detection of CCx – Default          | $R_D = 5.1k\Omega$ | _     | 0.408 | _     | V    |
| V <sub>ATH_180</sub>     | Attach Detection of CCx – 1.5A Mode        | $R_D = 5.1k\Omega$ | _     | 0.918 | _     | V    |
| VATH_330                 | Attach Detection of CCx – 3.0A Mode        | $R_D = 5.1k\Omega$ | 1.30  | 1.68  | 1.98  | V    |
| Vccx_ovp                 | CCx Overvoltage Protection                 |                    | 5.2   | 5.6   | 6.1   | V    |
| VRdCCX_80                | Source = 80µ for Dead Battery              | _                  | 0.78  | 0.93  | 1.08  | V    |
| VRdCCX_180               | Source = 180μ for Dead Battery             | _                  | 0.9   | 1.057 | 1.2   | V    |
| V <sub>RdCCX_330</sub>   | Source = 330µ for Dead Battery             | _                  | 1.02  | 1.178 | 1.32  | V    |
| tsleep                   | Enter Sleep Mode Time after Cable Detached | _                  | _     | 3     | _     | s    |

Notes:

<sup>9.</sup> OVP: 120%\*PDO @Source, 110%\*PDO @Source > 28V, 2V+RDO @Sink. UVP: 80%\*PDO @Source, 80%\*RDO @Sink. OCP: 110%\*IPDO and 110%\*IRDO 10. Guaranteed by design.



# **Electrical Characteristics** (continued) (@TA = +25°C, unless otherwise specified.)

| Symbol              | Parameter                                                 | Condition                                         | Min  | Тур   | Max   | Unit |
|---------------------|-----------------------------------------------------------|---------------------------------------------------|------|-------|-------|------|
| USB PD Transceiv    | er                                                        | <u> </u>                                          |      |       |       |      |
| Voh_txdc            | Output High of CCx for BMC Tx                             | (Note 10)                                         | 1.05 | 1.125 | 1.2   | V    |
| Vol_txdc            | Output Low of CCx for BMC Tx                              | (Note 10)                                         | _    | _     | 0.075 | V    |
| V <sub>IH_RX</sub>  | Noise Margin for BMC Rx                                   | (Note 10)                                         | 0.25 | _     | 0.85  | V    |
| V <sub>TH_RX</sub>  | Vth of BMC_RX                                             | (Note 10)                                         | _    | 0.55  | _     | V    |
| t <sub>R_Tx</sub>   | Rising Time of CCx for BMC Tx                             | (Note 10)                                         | 300  | _     | _     | ns   |
| t <sub>F_Tx</sub>   | Falling Time of CCx for BMC Tx                            | (Note 10)                                         | 300  | _     | _     | ns   |
| DP/DN and QC Sec    | ction (Source+Sink )                                      | ·                                                 |      |       |       |      |
| Vovp_dp/dn          | DP/DN Line OVP Threshold                                  | _                                                 | 4.2  | 4.5   | 4.8   | V    |
| Vdp/dn_app          | DP/DN Apple Mode 2.7V Output                              | _                                                 | 2.48 | 2.68  | 2.88  | V    |
| VDP/DN_0P6V         | DP/DN DCP 0.6V Output Voltage                             | Source Current 250µA                              | _    | 0.6   | _     | V    |
| RDP/DN_DWN20k       | DP/DN 20k Pulldown Resistor                               | _                                                 | 16   | 20    | 24    | kΩ   |
| Rdp/dn_dwn900k      | DP/DN 900k Pulldown Resistor                              | _                                                 | 700  | 900   | 1200  | kΩ   |
| RDP/DN_short        | DPDN Short Resistor                                       | _                                                 | 5    | 20    | 40    | Ω    |
| R <sub>DN_IMP</sub> | Impedance Check at DN                                     | _                                                 | 175  | 275   | 505   | Ω    |
| Voh_dp/dn           | Output High Voltage of DP/DN                              | Source Current 2mA                                | 2.9  | 3.1   | 3.6   | V    |
| Vol_dp/dn           | Output Low Voltage of DP/DN                               | Sink Current 2mA                                  | _    | _     | 200   | mV   |
| VCONN Capability    |                                                           | ·                                                 |      |       |       |      |
| VCONN_DROP          | VCONN_DROP Voltage (V5V-VCONN)                            | Source Current 20mA                               | _    | 600   | _     | mV   |
| DRP Section         |                                                           | <u> </u>                                          |      |       |       |      |
| IDRPNC              | DRP Current Consumption While Toggling Without Connection | _                                                 | _    | 30    | _     | μA   |
| tDRP                | DRP tRp + tRd Cycle Time                                  | _                                                 | _    | 80    | _     | ms   |
| $D_Rp$              | Duty of Rp During a DRP Cycle                             | _                                                 | _    | 50    | _     | %    |
| Gate Drivers for V  | G_A and VG_B                                              |                                                   |      |       |       |      |
| Vvg_a_so            | VG_A Gate to Source Overdrive                             | V <sub>VBUS</sub> = 5V                            | 3    | _     | _     | V    |
| I_SRC               | Driving Capability                                        | V <sub>GS</sub> = 2.5V                            | _    | 10    | _     | μΑ   |
| ton                 | Turn-On Time                                              | V <sub>GS</sub> = 3.5V & C <sub>load</sub> = 10nF | _    | 6.5   | _     | ms   |
| VBUS and VOUT       | Discharge Current                                         |                                                   |      |       |       |      |
| IDISCHG_VBUS        | Discharge Current for VBUS Pin                            | V <sub>VBUS</sub> = 5V                            | _    | 150   | _     | mA   |
| Idischg_vout        | Discharge Current for VOUT Pin                            | V <sub>VOUT</sub> = 5V                            | _    | 90    | _     | mA   |

Note: 10. Guaranteed by design.



# **Electrical Characteristics** (continued) (@TA = +25°C, unless otherwise specified.)

| Symbol             | Parameter                            | Condition          | Min   | Тур   | Max   | Unit |
|--------------------|--------------------------------------|--------------------|-------|-------|-------|------|
| ADC Section        |                                      |                    |       |       |       |      |
| Nadc               | Resolution                           | (Note 10)          | _     | 8     | _     | bit  |
| Vvref_adc          | Reference Voltage of ADC             | _                  | 2.026 | 2.046 | 2.066 | V    |
| DNLadc             | DNL                                  | (Note 10)          | _     | 4     | _     | LSB  |
| INL <sub>ADC</sub> | INL                                  | (Note 10)          | _     | 2     | _     | LSB  |
| FSADC              | ADC Sampling Frequency               | (Note 10)          | _     | 66    | _     | kHz  |
| I2C Interfaces     |                                      |                    |       |       |       |      |
| V <sub>IH</sub>    | Input High Threshold of SCL/SDA      | _                  | 1.4   | _     | _     | V    |
| VIL                | Input Low Threshold of SCL/SDA       | _                  | _     | _     | 0.4   | V    |
| Isink_scl/sda      | SCL/SDA Pin Sink Current             | _                  | _     | 4     | _     | mA   |
| GPIO and OTP Pins  |                                      |                    |       |       |       |      |
| V <sub>IH</sub>    | Input High Threshold Voltage of GPIO | _                  | 1.4   | _     | _     | V    |
| VIL                | Input Low Threshold Voltage of GPIO  | _                  | _     | _     | 0.4   | V    |
| Voн                | Output High Level Voltage of GPIO    | Source Current 4mA | 4.3   | _     | _     | V    |
| VoL                | Output Low Level Voltage of GPIO     | Sink Current 4mA   | _     | _     | 300   | mV   |
| IGP104~5           | GPIOs Used as Current Source         | _                  | _     | 20    | _     | μA   |
| Іотр               | OTP Current Source Capability        | (Note 10)          | _     | 100   | _     | μA   |

Note: 10. Guaranteed by design.



### **Functional Overview**

#### AP53782 Overview

The AP53782 is a highly integrated USB Type-C DRP port controller that complies with the latest USB PD3.1 standards and is targeted at power bank applications that need an external MCU to handle the desired sink RDO and source PDO data via the I2C interface.

The AP53782 includes a USB Type-C CC logic and PD transceiver, DRP operation and power control, constant current and constant voltage (CC/CV) loops, power protections for sink and source, I2C interface for RDO and PDO selection, and an embedded 8-bit 1T 8051 compatible MCU to handle protocol handshake. It is designed to support Extended Power Range (EPR)/Adjustable Voltage Supply (AVS) up to 28V and Standard Power Range (SPR)/Programmable Power Supply (PPS) up to 21V.

#### **Chip Power Overview**

The AP53782 that uses a typical DC/DC controller for power bank application is illustrated in Figure 3. It is powered from either V5V pin from Vsys, or VCC1 pin from VBUS.



Figure 3. The AP53782 chip power is coming from system injection: Vsys, or VCC1 connection from VBUS

When no cable attachment happened, the VBUS is not active to provide power to the AP53782. The TCD system can be initialized by feeding AP53782 power from V5V pin via connecting Vsys with a suitable DC power supply. The Vsys will enter the internal V5V power path through an external diode, providing operation of the AP53782 other than the high voltage area and the external circuitry connected to V5V. At the same time, the TCD device is waiting for cable attachment.

As soon as the cable is attached, the AP53782 DRP role will make it act as a consumer or provider. No matter which role it will act, the gate driver is turned on by enabling VCC2, and there is a power supplied from the Q1 or Q2 VBUS switch to drive the VCC1 pin, as the red color direction shown in Figure 3. The VCC1 will enable the high voltage analog block, the V5V LDO to power the internal 5V circuitry. The extra LDOs also step the voltage down from 5V to 3.3V and 1.8V to provide the digital core circuitry and the I/O bonding pads. For system stability, both V5V and 1.8V pads are connected to do external decoupling. The AP53782 power supply plan is shown in Figure 4.



Figure 4. The AP53782 chip power plan

AP53782 Document number: DS47075 Rev. 4 - 2 10 of 24 www.diodes.com



#### **Dead-Battery Mode**

When neither V5V nor VCC1 can provide chip power, the AP53782 enters the dead-battery mode by presenting a Rd resistance on its respective CCx pin. Once an active Type-C device is attached to this AP53782, the Rd resistance will allow the AP53782 to act as a sink device and enable a 5V output on the VBUS if the plugged-in device is a Type-C source or DRP controller. The 5V power supply will go through the body diode of the nMOS Q1 switch and feed into VCC1 pin to power on the AP53782 and the output node connected to V5V pin, as shown in Figure 5.

The AP53782 then enters the power-on initialization sequence by setting up its internal registers and receiving the RDO and PDO configuration parameters by the host MCU via I2C commands.



Figure 5. The Power path in dead-battery mode

### Type-C Configuration Channel (CC) Logic

The CC1/CC2 (CCx) logic block includes all termination resistors (Rp and Rd), control switches, cable detection and connection logic. Rp and Rd resistors are required to implement cable detection, plug flip detection, and USB source/sink role establishing as required by the USB Type-C spec. As shown in Figure 6, the AP53782-based device communicates with the cable and another USB Type-C and PD device at the opposite end. The two CCx pins on the connector are used to implement a configuration process to establish and manage the source-to-sink connection.

The CCx pin voltage amplitude will depend on the resistor dividing effect of source Rp, sink Rd, and e-Marker Ra during the cable insertion. The AP53782 can then decide if the cable is attached, detached, or e-Marker embedded by detecting the CCx voltage. At the same time, the CCx voltage is used to configure which side serves as Type-C source or sink, and if Type-C cable is flipped or not.

After the source to sink connection is built up, the V<sub>CONN</sub> switche is turned on by source to feed power to the cable through unconnected CC pin, and then the data path from source to sink is accomplished. Meanwhile, the VBUS switch is turned on to provide 5V from source to VBUS, and its current capability is assigned by the pullup resistor or current source on its CC pin.



Figure 6. The AP53782-based Type-C PD device connects with another Type-C/PD device at the opposite end of the cable.

AP53782 Document number: DS47075 Rev. 4 - 2



### **DRP Operation**

The AP53782 plays as a USB PD DRP controller after the cable is plugged in. It toggles periodically the Type-C CCx pin connections between the pulldown resistance, Rd, and pullup resistance, Rp, as shown in Figure 7. When the AP53782 detects an Rd connected externally to CCx pin, it will act as a power provider and its PDO data are assigned by the host MCU via the I2C commands. If the AP53782 detects a Rp connected externally to CCx pin, it will play as a power consumer and its RDO data are assigned by the host MCU via the I2C commands. The Rp+Rd toggle period is fixed at 80ms, and 50% duty for Rp and Rd respectively. Here, the Rp resistors are implemented as current sources, IRp.



Figure 7. The AP53782 toggles CCx pin connections between Rp and Rd during the DRP handshake.

#### **USB PD Physical Layer**

The USB PD physical layer includes a USB Type-C baseband transceiver, physical-layer logic, and buffers for PD message handling, as shown in Figure 8. This transceiver performs the bi-phase Mark Coding (BMC), the 4b/5b encoding and decoding functions as well as integrating the analog front-end circuit. The BMC signal is output on the same pin (CC1 or CC2, aligned with the flip of the reversible USB Type-C cable) that is DC biased due to the cable attach mechanism. The transmitter driver overdrives the CC DC bias while transmitting but returns to a Hi-Z state, allowing the DC voltage to return to the CC level when it is not transmitting. All the communication is half-duplex, and the physical layer should implement collision avoidance to minimize communication errors on the configuration channel.



Figure 8. The USB PD uses BMC signaling and CC pin to communicate with another USB PD device.

AP53782 12 of 24

Document number: DS47075 Rev. 4 - 2 www.diodes.com



#### VBUS Voltage Regulation and VFB Feedback

The AP53782 includes constant voltage (CV) loop for VBUS voltage regulation. Once the AP53782 acts as a source role, it will generate the PDO voltage to provide the attached device after the protocol handshake.

It uses a current DAC to sink or source the corresponding current directly from the external DC/DC feedback circuit according to requested PDO voltage, as shown in Figure 9 below. Due to the negative feedback loop, the current flowing through R1 is changed to keep VFB staying constant, and the VBUS is transitioned to a new level.

The current DAC in VFB pin has a LSB of  $0.1~\mu A$ . That means if the feedback R1/R2 network of the external DC/DC is  $100K\Omega/20K\Omega$ , then the VBUS voltage change resolution is 10~mV per step. It is recommended to choose R1/R2 resistors within 1% accuracy for a better matching in VBUS voltage.



Figure 9. The current DAC is used to sink or source a current from the external DC/DC feedback network.

#### **Constant Current Loop**

The AP53782 provides a constant current (CC) loop to provide the PD PPS function and other kinds of protocol which uses CC function. The CC loop, as shown in Figure 10 below, is implemented by sensing the low side IR drop on Rsense resistor and monitoring the internal OCP flag at the same time. If the output current is high enough to make the IR drop larger than the predetermined output current limit set by DAC, the OCP flag is enabled. Once the flag is high, the output voltage will be reduced to keep the output current at constant.



Figure 10. The constant current loop in AP53782



#### **Power Protection in Source and Sink Modes**

The AP53782 supports OVP/UVP/OCP power protection functions for source provider path and sink consumer path. The AP53782 provides two high-voltage gate drivers to drive external low-cost high-side nMOS switches for VBUS power on/off control. A 4.3kΩ resistance is suggested to connect the high-voltage gate drivers to the external nMOS gates. Figure 11 shows the consumer and provider paths for AP53782-based system.

The OVP threshold is set at 120% of contracted PDO, 110% of contracted PDO (≥ 28V) @ source and 2V+ RDO @sink. Once the VBUS voltage is higher than OVP threshold, the corresponding VBUS MOS is turned off and an internal discharge path from VBUS node to ground is turned on to reduce the overvoltage duration.

The UVP threshold is set at 80% of contracted PDO and RDO output. Once the VBUS voltage drops to UVP threshold, the corresponding VBUS MOS is turned off to avoid the abnormal operation of the electrical appliances.

The AP53782 integrates a low-side current sense amplifier that is capable of detecting current levels ranging from 100mA up to 6A across a 5mΩ external resistor. The OCP threshold is set at 110% of PDO and RDO maximum load. Once the VBUS output current is higher than OCP threshold. the AP53782 will shut down VBUS output. If AP53782 acts as a source, a "Hard Reset" command will be sent to the sink device at the same time. Based on high-voltage process, the AP53782 offers VBUS short protection for CCx pins up to 34V.



Figure 11. The consumer and provider paths for the AP53782-based system.

## **VBUS and VOUT Discharge Path**

To meet the timing requirements of the USB PD specification, the AP53782 supports VBUS discharge paths to speed up the voltage decreasing speed of power path, where VCC2 and VOUT pins are respectively connected to an internal MOSFET and discharge resistor. Through the firmware control, the discharge paths act as a bleeder to help discharge the energy stored in the output capacitor. With this mechanism, VBUS can be regulated to 5V upon the detachment of a connected device, or to a lower desired output voltage level upon a request from the protocol handshake result, such as RDO and PDO voltage transition, and power protection. One 200Ω resistor between VBUS node and AP53782 VOUT pin is required.

#### **ADC Converter**

The AP53782 supports an internal successive approximation ADC. The input to the ADC is an analog multiplex that connects multiple inputs from various voltage and current sources in the chip. The proper signal could be digitized at the predetermined time and controlled by the firmware. The ADC output is available to be read and used by the embedded MCU. Through the data processing and appropriate algorithm, the AP53782 can make a precise management of the DRP controller.

14 of 24 AP53782 December 2025 www.diodes.com © 2025 Copyright Diodes Incorporated. All Rights Reserved



#### **QC Sink Support**

The AP53782 not only provides QC source side but also provides the QC sink side for protocol communication handshake. The High Voltage Dedicated Charging Port (HVDCP) Detection Flow for QC sink support is shown in Figure 12 below.



Figure 12. The AP53782 provides HVDCP detection flow for QC sink support.

#### **I2C Interface and Control**

The AP53782 provides an I2C interface with multi-master communication. The I2C interface consists of SCL and SDA pins, and some dedicated GPIO pin or I2C register polling for interrupt control. It delivers I2C commands to control the external DC/DC controller. At the same time, the AP53782 acts as I2C slave device to receive the I2C commands from the same interface delivered by the host MCU for system control.

Other than the RDO and PDO selections, the operating mode of the PD controller is readable, and user can check it and putting a suitable control accordingly by properly using of CC flip polarity, sink mode, or different types of source modes through the I2C commands. Also, if the PD is coming from a source provider, its source VID and PID information are available from I2C commands.

#### **I2C Command Format**

The AP53782 provides some I2C slave commands for the controlling from the host MCU. The I2C slave address is assigned as 0x44.

All commands begin with a Start bit and end with a Stop bit. A Start condition is defined as a HIGH to LOW transition of the SDA while SCL is HIGH. A Stop condition is defined as a LOW to HIGH transition of the SDA while SCL is HIGH. After the Start condition, a slave address is sent. This address is 7 bits long followed by an eighth bit which is a data R/W bit - a 'LOW' indicates a data write (W), a 'HIGH' indicates a data read (R). The Start and Stop conditions are always generated by the I2C master, the host MCU of the TCD. A data transfer is always terminated by a Stop condition generated by the master. However, if a master still wishes to communicate on the bus, it can generate a repeated Start condition (Restart) and address another slave without first generating a Stop condition. Each byte has to be followed by an acknowledge bit (A). The acknowledge-related clock pulse is generated by the master. Examples of an I2C write and read sequence are shown in Figure 13, where W, R, A, NA represent Write (LOW), Read (HIGH), Acknowledge (SDA LOW), and NOT Acknowledge (SDA HIGH), respectively.

AP53782 Document number: DS47075 Rev. 4 - 2



I2C Write Operation:



**I2C Read Operation:** 



Figure 13. The I2C write and read command sequences.

The memory representation of multi-byte data types on the AP53782 is Little Endian byte order. The least significant byte (the "little end") of the data is placed at the byte of the lowest address. For example, if the integer is stored as 4 bytes, then a variable X with value of 0x12345678 will be stored as Figure 14 below:



Figure 14. The Little-Endian Byte order is used in the AP53782.

#### **Interrupt Signal**

AP53782 supports a level-triggered interrupt signal through GPIO1 pin to the host MCU. The I2C command MASK (0x01) defines enable or disable of each interruptible event as shown in Table 2 below. The interrupt initialization is required before use. When the defined interruptible event happens, the default output of GPIO1 is high. AP53782 sets the GPIO1 pin output to level Low if the relevant event of the MASK register is enabled. After STATUS is read, the GPIO1 output is back to high.

| MASK       | Bit | Attribute | Pwr-on | Description                  |
|------------|-----|-----------|--------|------------------------------|
| OTP        | 7   | RW        | 0b     | 1: OTP status mask           |
| OVP        | 6   | RW        | 0b     | 1: OVP status mask           |
| UVP        | 5   | RW        | 0b     | 1: UVP status mask           |
| OCP        | 4   | RW        | 0b     | 1: OCP status mask           |
| _          | 3   | RW        | 0b     | _                            |
| _          | 2   | RW        | 0b     | _                            |
| GPIO       | 1   | RW        | 0b     | 1: GPIO status update mask   |
| OPMODE_STS | 0   | RW        | 0b     | 1: OPMODE status update mask |

Table 2. The MASK register defines enable or disable of each interruptible event.

#### PD Sink Voltage Select

VSEL command (0x02) is an 8-bit register and is used to control PD sink request voltage as shown in Table 3 as below for AP53782DKZ-13-FA01.

| VSEL | Bit | Attribute | Pwr-on | Description                |
|------|-----|-----------|--------|----------------------------|
| VSEL | 7:0 | RW        | 5Ah    | Request voltage, LSB 100mV |

Table 3. The VSEL command is used to control PD sink request voltage.

AP53782 16 of 24

Document number: DS47075 Rev. 4 - 2 www.diodes.com



### **Sink Current Select**

ISEL command (0x03) is an 8-bit register and is used to control PD sink request current as shown in Table 4 below.

| ISEL | Bit | Attribute | Pwr-on | Description                 |  |
|------|-----|-----------|--------|-----------------------------|--|
| ISEL | 7:0 | RW        | 28h    | Requested current, LSB 50mA |  |

Table 4. The ISEL command is used to control PD sink request current.

#### **QC Sink Select**

QCSEL command (0x04) is an 8-bit register and is used to select QC2 or QC3 sink and control QC sink request voltage from QC source as shown in Table 5 below.

| QCSEL  | Bit | Attribute | Pwr-on | Description                                                                                        |
|--------|-----|-----------|--------|----------------------------------------------------------------------------------------------------|
| QCMODE | 7   | RW        | 0b     | 0: select QC2.0 mode<br>1: select QC3.0 mode                                                       |
| _      | 6   | RW        | 0b     | Reserved                                                                                           |
| QC3VOL | 5:2 | RW        | 0000b  | Select QC3.0 voltage, 200mV/code<br>When QCMODE = 1<br>QC3 request voltage = QCSEL[5:0]            |
| QCVOL  | 1:0 | RW        | 00b    | Select QC voltage When QCMODE = 0, QCMODE = 1 0: 5V 0mV 1: 9V 200mV 2: 12V 400mV 3: Reserved 800mV |

Table 5. The QCSEL command is used to control QC sink.

#### **PDO Select**

PDOSEL command (0x05) is an 8-bit register and is used to select source power 25W, 30W, 33W, 45W and 65W as shown in Table 6 below for AP53782DKZ-13-FA01.

Detailed PDO table shown in Table 19.

| PDOSEL   | Bit | Attribute | Pwr-on  | Description                                                                                     |
|----------|-----|-----------|---------|-------------------------------------------------------------------------------------------------|
| Reserved | 7:3 | RW        | 000000b | _                                                                                               |
| PWR_SEL  | 2:0 | RW        | 011b    | PDO power profile select<br>000b: 25W<br>001b: 30W<br>010b: 33W<br>011b: 45W<br>100b ~111b: 65W |

Table 6. The PDOSEL command is used to select source power.

17 of 24 www.diodes.com



#### **GPIO Control**

GPIO command (0x06) is an 8-bit register and is used to control GPIO as shown in Table 7 below.

| GPIOCTL   | Bit | Attribute | Pwr-on | Description                                                                     |
|-----------|-----|-----------|--------|---------------------------------------------------------------------------------|
| _         | 7   | RW        | 0b     | _                                                                               |
| GPIO4_IO  | 6   | RW        | 0b     | GPIO4 Input / Output select 0: Output, 1: Input                                 |
| GPIO3_IO  | 5   | RW        | 0b     | GPIO3 Input / Output select 0: Output, 1: Input                                 |
| GPIO2_IO  | 4   | RW        | 0b     | GPIO2 Input / Output select 0: Output, 1: Input                                 |
| _         | 3   | RW        | 0b     | _                                                                               |
| GPIO4_OUT | 2   | RW        | 0b     | GPIO4 output 0: low, 1: high  If GPIO4 is set to input, this bit is no meaning. |
| GPIO3_OUT | 1   | RW        | 0b     | GPIO3 output 0: low, 1: high If GPIO3 is set to input, this bit is no meaning.  |
| GPIO2_OUT | 0   | RW        | 0b     | GPIO2 output 0: low, 1: high If GPIO2 is set to input, this bit is no meaning.  |

Table 7. The GPIO command is used to control GPIO pins.

### **Overtemperature Protection (OTP)**

An NTC thermistor is used to measure the temperature of potential hot spot on the board. NTC can be connected to a constant current source of 100µA at OTP pin. As the temperature changes NTC resistance changes, with the AP53782 internal ADC, OTP pin voltage is measured.

The I2C command OTPTHR (0x07) register, as shown in Table 8 below, is used to set OTP threshold, and is 0Bh by default. If voltage on OTP pin is below the OTPTHR value after the de-bouncing time, the OTP is triggered, and STATUS Bit [7] is set to High. The associated output enable MOS switch will be turned off. While the voltage is over OTPTHR, AP53782 will recover TYPE-C detection.

| OTPTHR | Bit | Attribute | Pwr-On | Description                                                                   |
|--------|-----|-----------|--------|-------------------------------------------------------------------------------|
| OTPTHR | 7:0 | RW        | 0Bh    | OTP threshold, Unit: 8mV The temperature threshold triggers the OTP function. |

Table 8. The I2C command OTPTHR is used to set OTP threshold.

#### **System Control**

SYSCTL (0x08) is an 8-bit register and is used to control VBUS MOS through GPIO5 pin in Sink mode. If USB communications are capable, set USB communications bit.

| SYSCTL   | Bit | Attribute | Pwr-on | Description                                          |
|----------|-----|-----------|--------|------------------------------------------------------|
| _        | 7   | RW        | 0b     | _                                                    |
| _        | 6   | RW        | 0b     | _                                                    |
| _        | 5   | RW        | 0b     | -                                                    |
| _        | 4   | RW        | 0b     | _                                                    |
| DRSWAP   | 3   | RW        | 0b     | 0: Accept DR_Swap<br>1: Reject DR_Swap               |
| USB_COM  | 2   | RW        | 0b     | 1: Set USB communications bit.                       |
| SINK_MOS | 1:0 | RW        | 00b    | 00: Auto 01: MOS enable 10: MOS disable 11: Reserved |

Table 9. The SYSCTL is used to control system behavior.

AP53782 Document number: DS47075 Rev. 4 - 2



#### Status

STATUS command (0x10) is an 8-bit register and is used to store AP53782 status as shown in Table 10 below.

| STATUS     | Bit | Attribute | Pwr-on | Description        |
|------------|-----|-----------|--------|--------------------|
| ОТР        | 7   | RC        | 0b     | OTP status         |
| OVP        | 6   | RC        | 0b     | OVP status         |
| UVP        | 5   | RC        | 0b     | UVP status         |
| OCP        | 4   | RC        | 0b     | OCP status         |
| _          | 3   | RC        | 0b     | Reserved           |
| _          | 2   | RC        | 0b     | Reserved           |
| GPIO       | 1   | RC        | 0b     | GPIO status update |
| OPMODE_STS | 0   | RC        | 0b     | OPMODE update      |

Table 10. The STATUS command is used to monitor AP53782 status.

#### System Status and Operating Mode Inquiry

Host MCU can read PD operating modes through I2C command OPMODE (0x20), as shown in Table 11 below, where Type-C information and power role are provided.

| OPMODE   | Bit | Attribute | Pwr-On | Description                                             |
|----------|-----|-----------|--------|---------------------------------------------------------|
| CCFLP    | 7   | RO        | 0b     | 0: CC1 connected to CC line 1: CC2 connected to CC line |
| PWRMOD   | 6   | RO        | 0b     | 0: Sink mode<br>1: Source mode                          |
| TYPEC    | 5   | RO        | 0b     | 0: Detached.<br>1: Attached                             |
| DATAROLE | 4   | RO        | 0b     | 0: UFP<br>1: DFP                                        |
| MISMATCH | 3   | RO        | 0b     | 1: Mismatch in Sink mode.                               |
| QCMOD    | 2   | RO        | 0b     | 1: QC source connected                                  |
| PDMOD    | 1   | RO        | 0b     | 1: PD source connected                                  |
| LGCYMOD  | 0   | RO        | 0b     | 1: Legacy source connected (non-PD)                     |

Table 11. The OPMODE command is used to monitor operation status.

### **GPIO Status**

GPIO Status command (0x21) is an 8-bit register, provides status of GPIO 2, GPIO3 and GPIO4 in real time.

| GPIOSTS | Bit | Attribute | Pwr-on | Description  |
|---------|-----|-----------|--------|--------------|
| _       | 7   | RO        | 0b     | Reserved     |
| _       | 6   | RO        | 0b     | Reserved     |
| _       | 5   | RO        | 0b     | Reserved     |
| _       | 4   | RO        | 0b     | Reserved     |
| _       | 3   | RO        | 0b     | Reserved     |
| GPIO4   | 2   | RO        | 0b     | GPIO4 status |
| GPIO3   | 1   | RO        | 0b     | GPIO3 status |
| GPIO2   | 0   | RO        | 0b     | GPIO2 status |

Table 12. The GPIOSTS command provides GPIO 2 to 4 status.



#### VID (Note 12)

I2C command VID (0x22) register, as shown in Table 13 below, VID of PD partner is stored here. If PD partner does not respond to Discover ID, the field remains default value (0000h).

| VID | Bit  | Attribute | Pwr-on | Description                                                                                               |
|-----|------|-----------|--------|-----------------------------------------------------------------------------------------------------------|
| VID | 15:0 | RO        | 0000h  | The USB Vendor ID of PD partner is obtained from the ID Header VDO of Discover Identity Command response. |

Table 13. The VID command provides VID of PD partner.

#### PID (Note 12)

I2C command PID (0x23) register, as shown in Table 14 below, PID of PD partner is stored here. If PD partner does not respond to Discover ID, the field remains default value (0000h).

| PID | Bit  | Attribute | Pwr-on | Description                                                                                                |
|-----|------|-----------|--------|------------------------------------------------------------------------------------------------------------|
| PID | 15:0 | RO        | 0000h  | The USB Product ID of PD partner is obtained from the ID Header VDO of Discover Identity Command response. |

Table 14. The PID command provides PID of PD partner.

#### **VBUS VLU**

I2C command VBUS VLU (0x24) register, as shown in Table 15 below, the command provides VBUS voltage in real time.

| VBUS_VLU | Bit | Attribute | Pwr-on | Description           |
|----------|-----|-----------|--------|-----------------------|
| VBUS_VLU | 7:0 | RO        | 00h    | VBUS voltage in 100mV |

Table 15. The VBUS\_VLU command provides VBUS voltage.

### CUR\_VLU

The I2C command CUR\_VLU (0x25) register, as shown in Table 16 below, the command provides current on VBUS in real time.

| CUR_VLU | Bit | Attribute | Pwr-on | Description          |
|---------|-----|-----------|--------|----------------------|
| CUR_VLU | 7:0 | RO        | 00h    | VBUS current in 40mA |

Table 16. The VBUS\_VLU command provides current value.

### TMP\_VLU

The I2C command TMP\_VLU (0x26) register, as shown in Table 17 below, the command provides voltage on OTP pin in real time.

| TMP_VLU | Bit | Attribute | Pwr-on | Description            |
|---------|-----|-----------|--------|------------------------|
| TMP_VLU | 7:0 | RO        | 00h    | OTP pin voltage in 8mV |

Table 17. The TMP VLU command provides OTP voltage.

Note: 12. Only supported by customized FW.



# Functional Description (continued)

#### **I2C Slave Command Summary**

The slave commands provided for the host MCU are summarized in Table 18.

| Register | Command | Length | Pwr-on | Attribute | Description                                                                         |
|----------|---------|--------|--------|-----------|-------------------------------------------------------------------------------------|
| MASK     | 0x01    | 1      | 00h    | RW        | Interrupt enable mask                                                               |
| VSEL     | 0x02    | 1      | 5Ah    | RW        | PD request voltage, LSB 100mV                                                       |
| ISEL     | 0x03    | 1      | 28h    | RW        | PD requested current, LSB 50mA                                                      |
| QCSEL    | 0x04    | 1      | 00h    | RW        | QC request type and voltage                                                         |
| PDOSEL   | 0x05    | 1      | 03h    | RW        | PD source power profile select                                                      |
| GPIOCTL  | 0x06    | 1      | 00h    | RW        | Set GPIO 2 to 4                                                                     |
| OTPTHR   | 0x07    | 1      | 0Bh    | RW        | OTP threshold. Unit: voltage in 8mV.                                                |
| SYSCTL   | 0x08    | 1      | 00h    | RW        | System control                                                                      |
| STATUS   | 0x10    | 1      | 00h    | RC        | AP53782 status                                                                      |
| OPMODE   | 0x20    | 1      | 00h    | RO        | Operation mode                                                                      |
| GPIOSTS  | 0x21    | 1      | 00h    | RO        | GPIO 2 to 4 status                                                                  |
| VID      | 0x22    | 2      | 0000h  | RO        | Vendor ID of partner, obtained from Discover Identity<br>Command response (Note 12) |
| PID      | 0x23    | 2      | 0000h  | RO        | Product ID of partner, obtained from Discover Identity Command response (Note 12)   |
| VBUS_VLU | 0x24    | 1      | 00h    | RO        | VBUS voltage in 100mV                                                               |
| CUR_VLU  | 0x25    | 1      | 00h    | RO        | VBUS current in 40mA                                                                |
| TMP_VLU  | 0x26    | 1      | 00h    | RO        | OTP pin voltage in 8mV                                                              |

### Attribute Convention

RW: Readable / Writable

RO: Read-Only RC: Read-Clear

Table 18. The I2C commands provided in AP53782 PD3.1 DRP controller are illustrated.

| PDO   | _SEL      |       | Power Data Object |           |             |              |  |  |
|-------|-----------|-------|-------------------|-----------|-------------|--------------|--|--|
| 0514  | Fixed PDO | 5V/3A | 9V/2.78A          | 12V/2.08A | _           | _            |  |  |
| 25W   | PPS       | _     | 5V~11V/2.75A      | _         | _           | _            |  |  |
| 2014/ | Fixed PDO | 5V/3A | 9V/3A             | 12V/2.5A  | 15V/2A      | 20V/1.5A     |  |  |
| 30W   | PPS       | _     | 5V~11V/3A         | _         | 5V~16V/2A   | _            |  |  |
| 33W - | Fixed PDO | 5V/3A | 9V/3A             | 12V/2.75A | 15V/2.2A    | 20V/1.65A    |  |  |
|       | PPS       | _     | 5V~11V/3A         | _         | 5V~16V/2.2A | _            |  |  |
| 45W   | Fixed PDO | 5V/3A | 9V/3A             | 12V/3A    | 15V/3A      | 20V/2.25A    |  |  |
|       | PPS       | _     | 5V~11V/5A         | _         | 5V~16V/3A   | _            |  |  |
| 65W   | Fixed PDO | 5V/3A | 9V/3A             | 12V/3A    | 15V/3A      | 20V/3.25A    |  |  |
|       | PPS       | _     | 5V~11V/5A         | _         | <u> </u>    | 5V~21V/3.25A |  |  |

Table 19. AP53782DKZ-13-FA01 PDO table by PDOSEL

Note: 12. Only supported by customized FW.



# **Ordering Information**



| Orderable Part Number | Dockore (Note 44)           | Firmware Inside                                        | Packing |                 |
|-----------------------|-----------------------------|--------------------------------------------------------|---------|-----------------|
| (Note 13)             | Package (Note 14)           | Firmware inside                                        | Qty.    | Carrier         |
| AP53782DKZ-13-FA01    | W-QFN4040-24 (Type A1)      | Standard Firmware (Function as Described in Datasheet) | 3000    | 13" Tape & Reel |
| AP53782DKZ-13-FXXX    | 77 Q: 1110 10 24 (1)po /(1) | Customized Firmware                                    |         |                 |

Notes:

- 13. It is recommended to order Standard Firmware device based on functions described in the datasheet. For without firmware and customized options, please contact us or your local Diodes representative.

  14. For packaging details, go to our website at https://www.diodes.com/design/support/packaging/diodes-packaging/.

# **Marking Information**

W-QFN4040-24 (Type A1)

# (Top View)

XXYWX XX: Identification Code

Y: Year: 0 to 9 (ex: 5 = 2025)  $\underline{\underline{W}}$ : Week : A to Z: week 1 to 26;

a to z: week 27 to 52; z represents

week 52 and 53

X: Internal Code

| Orderable Part Number | Package                   | Identification Code |  |
|-----------------------|---------------------------|---------------------|--|
| AP53782DKZ-13-FA01    | M/ OFN/40/40 24 /Tupe A4) | A7                  |  |
| AP53782DKZ-13-FXXX    | W-QFN4040-24 (Type A1)    | AZ.                 |  |

AP53782 Document number: DS47075 Rev. 4 - 2



# **Package Outline Dimensions**

Please see http://www.diodes.com/package-outlines.html for the latest version.

### W-QFN4040-24 (Type A1)



| V                    | W-QFN4040-24              |      |      |  |
|----------------------|---------------------------|------|------|--|
| · •                  | W-QFN4040-24<br>(Type A1) |      |      |  |
| Dim                  | Min                       | Max  | Тур  |  |
| Α                    | 0.70                      | 0.80 | 0.75 |  |
| A1                   | 0.00                      | 0.05 | 0.02 |  |
| A3                   | 0.203 REF                 |      |      |  |
| b                    | 0.18                      | 0.30 | 0.25 |  |
| D                    | 4.00 BSC                  |      |      |  |
| D2                   | 2.65                      | 2.75 | 2.70 |  |
| Е                    | 4.00 BSC                  |      |      |  |
| E2                   | 2.65                      | 2.75 | 2.70 |  |
| е                    | 0.50 BSC                  |      |      |  |
| k                    | 0.20                      | -    |      |  |
| L                    | 0.35                      | 0.45 | 0.40 |  |
| All Dimensions in mm |                           |      |      |  |

# **Suggested Pad Layout**

Please see http://www.diodes.com/package-outlines.html for the latest version.

### W-QFN4040-24 (Type A1)



| Dimensions     | Value   |  |  |
|----------------|---------|--|--|
| Dillielisiolis | (in mm) |  |  |
| С              | 0.500   |  |  |
| Х              | 0.300   |  |  |
| X1             | 0.750   |  |  |
| X2             | 2.700   |  |  |
| Х3             | 3.850   |  |  |
| Υ              | 0.750   |  |  |
| Y1             | 0.300   |  |  |
| Y2             | 2.700   |  |  |
| Y3             | 3.850   |  |  |

## **Mechanical Data**

- Moisture Sensitivity: Level 1 per J-STD-020
- Terminals: Finish—Matte Tin Plated Leads, solderable per J-STD-202 (§3)
- Weight: 0.041 grams (Approximate)



#### **IMPORTANT NOTICE**

- 1. DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).
- 2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.
- 3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.
- 4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.
- 5. Diodes' products are provided subject to Diodes' Standard Terms and Conditions of Sale (https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.
- 6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.
- 7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.
- 8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.
- 9. This Notice may be periodically updated with the most recent version available at <a href="https://www.diodes.com/about/company/terms-and-conditions/important-notice">https://www.diodes.com/about/company/terms-and-conditions/important-notice</a>

The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. All other trademarks are the property of their respective owners.

© 2025 Diodes Incorporated. All Rights Reserved.

www.diodes.com

AP53782 24 of 24 December 2025

Document number: DS47075 Rev. 4 - 2 www.diodes.com © 2025 Copyright Diodes Incorporated. All Rights Reserved.