Not Recommended for New Design - Use PI3WVR648



A Product Line of Diodes Incorporated



PI3WVR646

### 2:1 MIPI D-PHY and C-PHY Switch

## Description

The DIODES PI3WVR646 is a 4-data lane D-PHY or 3-data lane C-PHY MIPI switch. This 10-channel single-pole, doublethrow (SPDT) switch is optimized for switching between highspeed (HS) or low-power (LP) MIPI signal. The PI3WVR646 is designed for the MIPI specification and allows connection to a CSI or DSI module.

# Application(s)

- Cellular Phones, Smart Phones
- Tablets
- Laptops
- Displays

## Features

- SPDT (10x) Switch Type and Signal Type Support MIPI D-PHY, C-PHY and Other Low Speed Signal Interfaces
- Data Rate: D-PHY(2.5Gbps) 4-Data Lane and C-PHY (2.5Gsps) 3-Data Lane
- Supports 2:1 Clock Differential Signal
- -3dB Bandwidth: 4.5GHz Typical
- Low Crosstalk: -30dB @ 1.25GHz
- Low Off Isolation: -26dB @ 1.25GHz
- Input Signals:
  - 0 to 1.3V for MIPI Standard Signal Type
  - 0 to 4V for Low Speed Signals<500Mhz
- Low R<sub>ON</sub>: 6Ω Typical
- Low  $\Delta R_{ON}$ : 0.1 $\Omega$  Typical
- Low  $R_{ON_{FLAT}}$ : 0.3 $\Omega$
- I<sub>CCZ</sub>: 1µA Maximum
- I<sub>CC</sub>: 15µA Typical
- C<sub>ON</sub>: 1.5pF Typical
- Skew of Opposite Transitions of the Same Output: 2ps Typical
- V<sub>DD</sub> Operating Range: 1.5V to 5V
- ESD Tolerance: 2kV HBM
- Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)
- For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/104/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please <u>contact us</u> or your local Diodes representative. <u>https://www.diodes.com/quality/product-definitions/</u>
- Packaging (Pb-free & Green):
  - □ 36-Pin, UWLB (GE) 2.44 × 2.44

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
  Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.</li>





## **Block Diagram**

#### PI3WVR646 D-PHY Application









#### **Block Diagram** CLKA+ CLK+ CLKB+ CLKA-CLK-CLKB-DA1+ D1+ DB1+ DA1-D1-- DB1-DA2+ D2+ DB2+ DA2-D2-- DB2-DA3+ D3+ DB3+ DA3-D3-- DB3-- DA4+ D4+ - DB4+ - DA4-– DB4-D4-SEL -Logic OE -Control

### **Truth Table**

| SEL  | ŌĒ                                            | Function                                         |
|------|-----------------------------------------------|--------------------------------------------------|
| LOW  | LOW CLK+ = CLKA+, CLK- = CLKA-, Dn(±) = DAn(± |                                                  |
| HIGH | LOW                                           | CLK+ = CLKB+, CLK- = CLKB-, $Dn(\pm) = DBn(\pm)$ |
| Х    | HIGH                                          | Clock and Data Ports High Impedance              |





# **Pin Configuration (Top View)**



## **Pin Description**

| Pin#   | Pin Name        | Туре   | Description                                                                   |  |  |
|--------|-----------------|--------|-------------------------------------------------------------------------------|--|--|
| A1     | V <sub>CC</sub> | Power  | 1.5V to 5V power supply                                                       |  |  |
| A2     | GND             | Ground | Ground                                                                        |  |  |
| A3     | DA4-            | I/O    | Negative differential signal 4 for port A                                     |  |  |
| A4     | DA4+            | I/O    | Positive differential signal 4 for port A                                     |  |  |
| A5     | ŌĒ              | Ι      | Output enable. If $\overline{OE}$ is high, IC powers down. All I/Os are Hi-Z. |  |  |
| A6     | SEL             | I/O    | Switch logic control                                                          |  |  |
| B1     | DB4-            | I/O    | Negative differential signal 4 for port B                                     |  |  |
| B2     | DB4+            | I/O    | Positive differential signal 4 for port B                                     |  |  |
| B3     | DA3-            | I/O    | Negative differential signal 3 for port A                                     |  |  |
| B4     | DA3+            | I/O    | Positive differential signal 3 for port A                                     |  |  |
| B5     | D4-             | I/O    | Negative differential signal 4 for COM port                                   |  |  |
| B6     | D4+             | I/O    | Positive differential signal 4 for COM port                                   |  |  |
| C1     | DB3-            | I/O    | Negative differential signal 3 for port B                                     |  |  |
| C2     | DB3+            | I/O    | Positive differential signal 3 for port B                                     |  |  |
| C3, C4 | NC              | —      | Not connected                                                                 |  |  |
| C5     | D3-             | I/O    | Negative differential signal 3 for COM port                                   |  |  |
| C6     | D3+             | I/O    | Positive differential signal 3 for COM port                                   |  |  |
| D1     | DB2-            | I/O    | Negative differential signal 2 for port B                                     |  |  |





| Pin# | Pin Name | Туре | Description                                     |
|------|----------|------|-------------------------------------------------|
| D2   | DB2+     | I/O  | Positive differential signal 2 for port B       |
| D3   | DA2-     | I/O  | Negative differential signal 2 for port A       |
| D4   | DA2+     | I/O  | Positive differential signal 2 for port A       |
| D5   | D2-      | I/O  | Negative differential signal 2 for COM port     |
| D6   | D2+      | I/O  | Positive differential signal 2 for COM port     |
| E1   | DB1-     | I/O  | Negative differential signal 1 for port B       |
| E2   | DB1+     | I/O  | Positive differential signal 1 for port B       |
| E3   | DA1-     | I/O  | Negative differential signal 1 for port A       |
| E4   | DA1+     | I/O  | Positive differential signal 1 for port A       |
| E5   | D1-      | I/O  | Negative differential signal 1 for COM port     |
| E6   | D1+      | I/O  | Positive differential signal 1 for COM port     |
| F1   | CLKB-    | I/O  | Clock negative differential signal for port B   |
| F2   | CLKB+    | I/O  | Clock positive differential signal for port B   |
| F3   | CLKA-    | I/O  | Clock negative differential signal for port A   |
| F4   | CLKA+    | I/O  | Clock positive differential signal for port A   |
| F5   | CLK-     | I/O  | Clock negative differential signal for COM port |
| F6   | CLK+     | I/O  | Clock positive differential signal for COM port |





# Absolute Maximum Ratings

(Above which useful life may be impaired. For user guidelines, not tested.)

| · · · · · · · · · · · · · · · · · · ·                          | 0                |
|----------------------------------------------------------------|------------------|
| V <sub>CC</sub> , Supply Voltage,                              | 0.5V to 6.0V     |
| V <sub>CNTRL</sub> , DC Input Voltage (OE, SEL) <sup>(1)</sup> | 0.5V to $V_{CC}$ |
| V <sub>SW</sub> , DC Switch I/O Voltage <sup>(1,2)</sup>       | -0.3V to 4.0V    |
| I <sub>IK</sub> , DC Input Diodes Current                      | 50mA             |
| I <sub>OUT</sub> , DC Output Current                           | 25mA             |
| T <sub>STG</sub> , Storage Temperature                         | 65°C to +150°C   |
| Tj, Junction Temperature                                       | 125°C            |
| ESD:                                                           |                  |
| Human Body Model, JEDEC: JESD22-A114, All                      | l Pins 2.0kV     |
| Charged Device Model, JEDEC: JESD22-C101                       | 1.0kV            |
|                                                                |                  |

Note:

Stresses greater than those listed under MAXIMUM RAT-INGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

Note:

1. The input and output negative ratings can be exceeded if the input and output diode current ratings are observed.

2. V<sub>SW</sub> refers to analog data switch paths.

# **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation.

Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications.

| Symbol                                                                | Description                                                         | Test Conditions | Min. | Max.            | Units |
|-----------------------------------------------------------------------|---------------------------------------------------------------------|-----------------|------|-----------------|-------|
| V <sub>CC</sub>                                                       | Supply Voltage                                                      | _               | 1.5  | 5.0             | V     |
| V <sub>CNTRL</sub>                                                    | Control Input Voltage (SEL, $\overline{OE}$ ) <sup>(1)</sup>        | —               | 0    | V <sub>CC</sub> | V     |
|                                                                       | MIPI HS Mode                                                        | 0               | 0.5  | V               |       |
|                                                                       |                                                                     | MIPI LP Mode    | 0    | 1.3             | V     |
| V <sub>SW</sub> Switch I/O Voltage (CLK-, D-, CLKA-, CLKB-, DA-, DB-) | I2C, SPI, SDIO and other low<br>speed signal, Frequency <<br>500Mhz | 0               | 4(2) | V               |       |
| T <sub>A</sub>                                                        | Operating Temperature                                               | —               | -40  | +85             | °C    |

Note:

1. The control inputs must be held HIGH or LOW; they must not float.

2. The max Vsw is equal to VCC when VCC is smaller than 4V.

# **DC and Transient Characteristics**

All typical values are at  $T_A = 25^{\circ}C$  unless otherwise specified.

| Course h a l    | Description                   |                      | V <sub>CC</sub> (V) | $T_A = -$ | TT.  |      |       |
|-----------------|-------------------------------|----------------------|---------------------|-----------|------|------|-------|
| Symbol          | Description                   | Test Conditions      |                     | Min.      | Тур. | Max. | Units |
| V <sub>IK</sub> | Clamp Diode Voltage (OE, SEL) | $I_{IN} = -18mA$     | 1.5                 | -1.2      | _    | -0.6 | V     |
| V <sub>IH</sub> | Input Voltage High            | SEL, $\overline{OE}$ | 1.5 to 5            | 1.3       | _    | _    | V     |
| V <sub>IL</sub> | Input Voltage Low             | SEL, $\overline{OE}$ | 1.5 to 5            | _         | _    | 0.5  | V     |





| 0 1 1                                        |                                                                   |                                                                                                       | <b>X</b> <i>I</i> ( <b>X</b> <i>I</i> ) | T <sub>A</sub> = - | <b>T</b> T •4 |      |       |
|----------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------|---------------|------|-------|
| Symbol                                       | Description                                                       | Test Conditions                                                                                       | $V_{CC}(V)$                             | Min.               | Тур.          | Max. | Units |
| I <sub>IN</sub>                              | Control Input Leakage (OE, SEL)                                   | $V_{CNTRL} = 0$ to $V_{CC}$                                                                           | 5                                       | -0.5               |               | 0.5  | μΑ    |
| I <sub>NO(OFF)</sub><br>I <sub>NC(OFF)</sub> | Off Leakage Current of Port CLKA-, DA-, CLKB- and DB-             | $V_{SW} = 0.0 \le DATA \le 1.3V$                                                                      | 5                                       | -0.5               |               | 0.5  | μΑ    |
| I <sub>A(ON)</sub>                           | On Leakage Current of Common<br>Ports (CLK-, D-)                  | $V_{SW} = 0.0 \le DATA \le 1.3V$                                                                      | 5                                       | -0.5               | _             | 0.5  | μA    |
| I <sub>OFF</sub>                             | Power-Off Leakage Current<br>(All I/O Ports)                      | V <sub>SW</sub> = 0.0 or 1.3V                                                                         | 0                                       | -0.5               | _             | 0.5  | μA    |
| I <sub>OZ</sub>                              | Off-State Leakage                                                 | $\frac{V_{SW} = 0.0 \le DATA \le 1.3V,}{OE = High}$                                                   | 5                                       | -0.5               | _             | 0.5  | μΑ    |
|                                              |                                                                   |                                                                                                       | 1.5                                     |                    |               |      |       |
| Dove some sto                                | Switch On Resistance for HS MIPI                                  | $I_{ON} = -8mA$ , $OE = 0V$ ,<br>SEL = $V_{CC}$ or $0V$ , CLKA,                                       | 2.5                                     |                    | 6             | 9    | Ω     |
| R <sub>ON_MIPI_HS</sub>                      | Switch On Resistance for HS MIPI                                  | SEL = $V_{CC}$ or 0V, CLKA,<br>CLKB, DB- or DA- = 0.2V                                                | 3.3                                     | 6                  | 0             | 9    | 22    |
|                                              |                                                                   |                                                                                                       | 5                                       |                    |               |      |       |
|                                              | Switch On Resistance for LP MIPI                                  | $I_{ON} = -8mA$ , $\overline{OE} = 0V$ ,<br>SEL = $V_{CC}$ or 0V, CLKA,<br>CLKB, DB- or DA- = 1.2V    | 1.5                                     |                    |               |      |       |
| R <sub>ON_MIPI_LP</sub>                      |                                                                   |                                                                                                       | 2.5                                     | - 6                | 6             | 9    | Ω     |
| -ON_MITI_LI                                  |                                                                   |                                                                                                       | 3.3                                     |                    |               |      |       |
|                                              |                                                                   |                                                                                                       | 5                                       |                    |               |      |       |
|                                              | On Resistance Matching Between<br>HS MIPI Channels <sup>(1)</sup> | $I_{ON} = -8mA, \overline{OE} = 0V,$<br>SEL = V <sub>CC</sub> or 0V, CLKA,<br>CLKB, DB- or DA- = 0.2V | 1.5                                     | 0.1                |               |      |       |
| $\Delta R_{ON_MIPI_HS}$                      |                                                                   |                                                                                                       | 2.5                                     |                    | 0.1           | _    | Ω     |
|                                              |                                                                   |                                                                                                       | 3.3                                     |                    |               |      |       |
|                                              |                                                                   |                                                                                                       | 5                                       |                    |               |      |       |
|                                              |                                                                   | $I_{ON} = -8mA$ , $\overline{OE} = 0V$ ,<br>SEL = $V_{CC}$ or $0V$ ,<br>CLKA, CLKB, DB- or            | 1.5                                     |                    |               |      |       |
| $\Delta R_{ON\_MIPI\_LP}$                    | On Resistance Matching Between<br>LP MIPI Channels <sup>(1)</sup> |                                                                                                       | 2.5                                     |                    | 0.1           | _    | Ω     |
|                                              |                                                                   | DA- = 1.2V                                                                                            | 3.3<br>5                                |                    |               |      |       |
|                                              |                                                                   |                                                                                                       | 1.5                                     |                    |               |      |       |
| D                                            |                                                                   | $I_{ON} = -8mA, \overline{OE} = 0V,$                                                                  | 2.5                                     |                    |               |      |       |
| R <sub>ON_FLAT_</sub><br>mipi_hs             | On Resistance Flatness for HS MIPI                                | SEL = $V_{CC}$ or 0V, CLKA,<br>CLKB, DB- or DA- = 0 to                                                | 3.3                                     |                    | 0.3           | _    | Ω     |
|                                              |                                                                   | 0.3V                                                                                                  | 5                                       | _                  |               |      |       |
|                                              |                                                                   |                                                                                                       | 1.5                                     |                    |               |      |       |
| R <sub>ON_FLAT_</sub>                        |                                                                   | $I_{ON} = -8mA$ , $OE = 0V$ ,<br>SEL = $V_{CC}$ or $0V$ , CLKA,                                       | 2.5                                     | 0.3                |               |      |       |
| MIPI_LP                                      | On Resistance Flatness for LP MIPI                                | SEL = $V_{CC}$ or 0V, CLKA,<br>CLKB, DB- or DA- = 0 to                                                | 3.3                                     |                    | 0.3           | -    | Ω     |
|                                              |                                                                   | 1.3V                                                                                                  | 5                                       |                    |               |      |       |
| I <sub>CC</sub>                              | Quiescent Supply Current                                          | $\frac{V_{SEL} = 0 \text{ or } V_{CC}, I_{OUT} = 0,}{\overline{OE} = 0V}$                             | 5                                       |                    | 15            | 30   | μΑ    |





| Symbol           | Description                                                   | Test Conditions                                                 | $V_{CC}(V)$ | $T_A = -$ |      |      |       |
|------------------|---------------------------------------------------------------|-----------------------------------------------------------------|-------------|-----------|------|------|-------|
|                  | Description                                                   |                                                                 |             | Min.      | Тур. | Max. | Units |
| I <sub>CCZ</sub> | Quiescent Supply Current<br>(High Impedance)                  | $\frac{V_{SEL} = 0 \text{ or } V_{CC}, I_{OUT} = 0,}{OE} = VCC$ | 5           | _         | _    | 1    | μΑ    |
| I <sub>CCT</sub> | Increase in $I_{CC}$ Current Per Control Voltage and $V_{CC}$ | $V_{SEL} = 0 \text{ or } V_{CC}, \overline{OE} = 1.5 V$         | 5           |           | 1    | _    | μΑ    |

# **AC Electrical Characteristics**

All typical values are for  $V_{CC} = 3.3V$  and  $T_A = 25^{\circ}C$  unless otherwise specified.

| Symbol            | Description                                    |                                                                                                                                                                |             | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |      |      | TT :4 - |
|-------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------------------------------|------|------|---------|
|                   |                                                | Test Conditions                                                                                                                                                | $V_{CC}(V)$ | Min.                                          | Тур. | Max. | Units   |
| t <sub>INIT</sub> | Initialization Time $V_{CC}$ to $Output^{(1)}$ | $R_{L} = 50\Omega, C_{L} = 0pF, V_{SW}$ $= 0.6V$                                                                                                               | 1.5 to 5    | _                                             | 60   | _    | μs      |
| t <sub>EN</sub>   | Enable Time $\overline{OE}$ to Output          | $R_{L} = 50\Omega, C_{L} = 0pF, V_{SW}$ $= 0.6V$                                                                                                               | 1.5 to 5    |                                               | 60   | 150  | μs      |
| t <sub>DIS</sub>  | Disable Time $\overline{OE}$ to Output         | $R_{L} = 50\Omega, C_{L} = 0pF, V_{SW}$ $= 0.6V$                                                                                                               | 1.5 to 5    |                                               | 35   | 250  | ns      |
| t <sub>ON</sub>   | Turn-On Time SEL to Output                     | $\begin{aligned} R_{\rm L} &= 50\Omega,  C_{\rm L} = 0 \text{pF},  V_{\rm SW} \\ &= 0.6 \text{V} \end{aligned}$                                                | 1.5 to 5    |                                               | 350  | 1100 | ns      |
| t <sub>OFF</sub>  | Turn-Off Time SEL to Output                    | $\begin{aligned} R_{\rm L} &= 50\Omega, \ C_{\rm L} = 0 p F, \ V_{\rm SW} \\ &= 0.6 V \end{aligned}$                                                           | 1.5 to 5    |                                               | 125  | 800  | ns      |
| t <sub>BBM</sub>  | Break-Before-Make Time                         | $\begin{aligned} R_{\rm L} &= 50\Omega, \ C_{\rm L} = 0 p F, \ V_{\rm SW} \\ &= 0.6 V \end{aligned}$                                                           | 1.5 to 5    | _                                             |      | 450  | ns      |
| t <sub>PD</sub>   | Propagation Delay <sup>(1)</sup>               | $C_{\rm L}$ = 0pF, $R_{\rm L}$ = 50 $\Omega$                                                                                                                   | 1.5 to 5    |                                               |      | 0.25 | ns      |
| O <sub>IRR</sub>  | Off Isolation for MIPI <sup>(1)</sup>          | $\label{eq:RL} \begin{split} \frac{R_L}{OE} &= 50\Omega,  f = 1250 MHz, \\ \overline{OE} &= HIGH,   V_{SW} = \\ 0.2 V_{PP} \end{split}$                        | 1.5 to 5    | _                                             | -26  | _    | dB      |
| X <sub>TALK</sub> | Crosstalk for MIPI <sup>(1)</sup>              | $\label{eq:RL} \begin{split} R_{L} &= 50\Omega,  f = 1250 MHz, \\ SEL &= HIGH,  V_{SW} = \\ 0.2 V_{PP} \end{split}$                                            | 1.5 to 5    | _                                             |      | -30  | dB      |
| ATALK CLOSE       |                                                | $\label{eq:RL} \begin{split} R_L &= 50\Omega,  f = 1250 \text{MHz}, \\ \text{SEL} &= \text{LOW},  \text{V}_{\text{SW}} = 0.2 \text{V}_{\text{PP}} \end{split}$ |             | _                                             | _    | -30  |         |
| I                 | Insertion Loss <sup>(1)</sup>                  | $R_L = 50\Omega, C_L = 0pF, f =$<br>1250MHz, $V_{SW} = 0.2V_{PP}$                                                                                              | 1.5 to 5    | _                                             | -0.9 | _    | ар      |
| I <sub>LOSS</sub> |                                                | $R_L = 50\Omega, C_L = 0pF, f = 750MHz, V_{SW} = 0.2V_{PP}$                                                                                                    | 1.5 to 5    | _                                             | -0.7 | _    | dB      |
| BW                | -3db Bandwidth <sup>(1)</sup>                  | $\begin{split} R_{L} &= 50\Omega, \ C_{L} = 0 p F, \\ V_{SW} &= 0.2 V_{PP} \end{split}$                                                                        | 1.5 to 5    | 3.0                                           | 4.5  | _    | GHz     |

Note:

1. Guaranteed by characterization.





# **High-Speed-Related AC Electrical Characteristics**

| Symbol             | Description                                                               | Test Conditions                                                                                                   | $V_{CC}(V)$ | $T_A = -$ | I.I.e.ito |      |       |
|--------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------|-----------|-----------|------|-------|
| Symbol             | Description                                                               | Test Conditions                                                                                                   |             | Min.      | Тур.      | Max. | Units |
|                    | HS Mode Skew of Opposite<br>Transitions of the Same Output <sup>(1)</sup> | $\begin{aligned} R_{\rm L} &= 50\Omega, \ C_{\rm L} = 0 \text{pF}, \ V_{\rm SW} \\ &= 0.3 \text{V} \end{aligned}$ | 1.5 to 5    | _         | 2         | 4    |       |
| t <sub>SK(P)</sub> | HS Mode Slew of all Group A or<br>Group B Channels <sup>(1)</sup>         | $R_{\rm L} = 50\Omega, C_{\rm L} = 0 \text{pF}, V_{\rm SW}$ $= 0.3 \text{V}$                                      | 1.5 to 5    | _         | 4         | 7    | ps    |

Note:

1. Guaranteed by characterization.

## Capacitance

| Symbol Description | Description                                  | Test Conditions                                                                     | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |      |      | I.I.e.ita |
|--------------------|----------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------|------|------|-----------|
|                    | Description                                  | Test Conditions                                                                     |                                               | Тур. | Max. | Units     |
| C <sub>IN</sub>    | Control Pin Input Capacitance <sup>(1)</sup> | $V_{CC} = 0V$ , $f = 1MHz$                                                          |                                               | 2.1  | —    | pF        |
| C <sub>ON</sub>    | On Capacitance <sup>(1)</sup>                | $V_{CC} = 3.3V$ , $\overline{OE} = 0V$ , f = 1250MHz<br>(in HS common value)        | _                                             | 1.5  | _    | pF        |
| C <sub>OFF</sub>   | Off Capacitance <sup>(1)</sup>               | $V_{CC}$ or $\overline{OE} = 3.3V$ , f = 1250MHz<br>(both sides in HS common value) | _                                             | 0.9  | _    | pF        |

Note:

1. Guaranteed by characterization.







Figure 1. Crosstalk Setup



**Figure 3. Differential Insertion Loss** 

# Test Circuit for Dynamic Electrical Characteristics



Figure 2. Off-Isolation Setup







## Test Circuit for Electrical Characteristics<sup>(1-4)</sup>



#### Notes:

- 1. C<sub>L</sub> = Load capacitance: includes jig and probe capacitance.
- 2.  $R_T$  = Termination resistance: should be equal to  $Z_{OUT}$  of the Pulse Generator.
- 3. All input impulses are supplied by generators having the following characteristics: PRR  $\leq$  MHz,  $Z_O = 50\Omega$ ,  $t_R \leq 2.5$ ns,  $t_F \leq 2.5$ ns.
- 4. The outputs are measured one at a time with one transition per measurement.

#### Switching Waveforms



#### **Voltage Waveforms for Select Timing**

### **Test Condition**

| Output 1 Test Condition | Output 2 Test Condition |
|-------------------------|-------------------------|
| PA = Low                | PA = High               |
| PB = High               | PB = Low                |





## **Part Marking**

| PI3WVR  |
|---------|
| 646GEE  |
| ZYYWWXX |
| •       |

Г

Z: Die Rev YY: Year WW: Workweek 1st X: Assembly Site Code 2nd X: Fab Site Code





## **Packaging Mechanical**

## 36-UWLB (GE)



#### For latest package information:

See http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/.

### **Ordering Information**

| Ordering Code | Package Code | Package Description       |
|---------------|--------------|---------------------------|
| PI3WVR646GEEX | GE           | U-WLB2424-36, Wafer Level |

#### Notes:

1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.

2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.

3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm

- antimony compounds.
- 4. E = Pb-free and Green
- 5. X suffix = Tape/Reel





#### **IMPORTANT NOTICE**

DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH RE-1. GARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MER-CHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.

3 Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.

4 Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.

5 Diodes' products are provided subject to Diodes' Standard Terms and Conditions of Sale (https://www.diodes.com/about/company/termsand-conditions/terms-and-conditions-of-sales/) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.

7 While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.

8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.

9. This Notice may be periodically updated with the most recent version available at https://www.diodes.com/about/company/terms-and-conditions/ important-notice

The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. All other trademarks are the property of their respective owners. © 2024 Diodes Incorporated. All Rights Reserved.

#### www.diodes.com