

# PI7C9X2G612GP PCI EXPRESS GEN 2 PACKET SWITCH 6-Port/12-Lane PCI Express Gen 2 Switch **Green Package Family** DATASHEET **REVISION 7** August 2022



PERICOM

1545 Barber Lane Milpitas, CA 95035 Telephone: 408-232-9100 FAX: 408-434-1040 Internet: http://www.diodes.com





#### IMPORTANT NOTICE

1. DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.

3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.

4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.

Diodes' are provided subject Diodes' Standard Terms and Conditions 5 products to of Sale (https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.

7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.

8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.

9. This Notice may be periodically updated with the most recent version available at https://www.diodes.com/about/company/terms-and-conditions/important-notice

DIODES is a trademark of Diodes Incorporated in the United States and other countries. The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. © 2022 Diodes Incorporated. All Rights Reserved.

www.diodes.com





# **REVISION HISTORY**

| Date       | <b>Revision Number</b> | Description                                                                                            |
|------------|------------------------|--------------------------------------------------------------------------------------------------------|
| 01/16/2014 | 0.1                    | Preliminary Datasheet                                                                                  |
|            |                        | Added Section 6.2 SMBUS Interface                                                                      |
|            |                        | Added Section 6.3 I2C Slave Interface                                                                  |
|            |                        | Added Section 8 Clock Scheme                                                                           |
|            |                        | Updated Section 1 Features                                                                             |
|            |                        | Updated Section 3.1 PCI Express Interface Signals (85 balls)                                           |
|            |                        | Updated Section 3.3 EEPROM and SMBUS/I2C SIGNALS (6 balls)                                             |
| 10/16/2014 | 1.0                    | Updated Section 3.4 Miscellaneous Signals (20 balls)                                                   |
|            |                        | Updated Section 4 Pin Assignments                                                                      |
|            |                        | Updated Section 6.1 EEPROM Interface                                                                   |
|            |                        | Updated Section 6.2 SMBUS Interface                                                                    |
|            |                        | Updated Section 6.3 I2C Slave Interface                                                                |
|            |                        | Updated Section 7.2 Transparent Mode Configuration Registers                                           |
|            |                        | Updated Section 8 Clock Scheme                                                                         |
| 12/10/2014 | 1.1                    | Updated Section 1 Features                                                                             |
| 12/10/2014 | 1.1                    | Updated Table 8.2 AC Switching Characteristics                                                         |
|            |                        | Updated Section 3.2 Port Specific Signals (7 balls)                                                    |
|            |                        | Updated Section 5.1 Physical Layer Circuit                                                             |
|            |                        | Updated Section 6.1 EEPROM Interface                                                                   |
| 08/24/2015 | 1.2                    | Updated Section 7.2 Transparent Mode Configuration Registers                                           |
|            |                        | Updated Section 8 Clock Scheme                                                                         |
|            |                        | Updated Section 10.2 DC Specifications                                                                 |
|            |                        | Deleted Section 10.5 AC Switching Characteristics of Clock Buffer                                      |
|            |                        | Updated Section 3.1 IREF Pin Description                                                               |
|            |                        | Updated Table 6-5 SMBUS Block Write Portion                                                            |
|            |                        | Updated Figurate 6-11& 6-13 I <sup>2</sup> C Read Command Packet                                       |
|            |                        | Updated Section 7.2.48 XPIP_CSR0 Register                                                              |
| 10/02/0015 | 1.2                    | Updated Section 7.2.59 XPIP_CSR5 Register                                                              |
| 12/23/2015 | 1.3                    | Updated Section 7.2.60 TL_CSR Register                                                                 |
|            |                        | Updated Section 7.2.77 PCI Express Capabilities Register                                               |
|            |                        | Updated Section 7.2.84 Slot Capabilities Register                                                      |
|            |                        | Updated Section 7.2.109 Port VC Capability Register 1<br>Updated Table 10-1 Absolution Maximum Ratings |
|            |                        | Updated Table 10-2 DC Electrical Characteristics                                                       |
| 02/25/2016 | 1.4                    | Added Section 10 Power Sequence                                                                        |
| 02/23/2010 | 1.4                    | Updated Section 1 Features                                                                             |
|            |                        | Updated Section 4-1 Pin F2                                                                             |
|            |                        | Updated Section 6.1.4 Mapping EEPROM Contents To Configuration Registers                               |
|            |                        | Updated Section 7.2.17 Memory Base Address Register – OFFSET 20h                                       |
| 00/05/001  | 1.5                    | Updated Section 7.2.59 XPIP CSR5 – OFFSET 88h                                                          |
| 08/25/2016 | 1.5                    | Updated Section 7.2.63 OPERATION MODE – OFFSET 98h                                                     |
|            |                        | Updated Section 7.2.81 LINK CAPABILITIES REGISTER – OFFSET CCh                                         |
|            |                        | Updated Section 7.2.83 Link Status Register – OFFSET D0h                                               |
|            |                        | Updated Section 7.2.140 SMBUS Control Register – OFFSET 344h (Upstream Port Only)                      |
|            |                        | Updated Table 11.3 Power Consumption                                                                   |
|            |                        | Updated Section 3.1 REFCLKOP/ N SIGNALS                                                                |
|            |                        | Updated Section 3.3 EEPROM and SMBUS/I2C SIGNALS (6 balls)                                             |
|            |                        | Updated Section 7.1.4 MAPPING EEPROM CONTENTS TO CONFIGURATION                                         |
|            |                        | REGISTERS                                                                                              |
|            | 2-2                    | Updated Section 7.2 TRANSPARENT MODE CONFIGURATION REGISTERS                                           |
| 09/26/2017 | 2-2                    | Updated Section 11.1 Absolute Maximum Ratings                                                          |
|            |                        | Updated Table 11-2 DC electrical characteristics                                                       |
|            |                        | Updated Table 11.4 Power Consumption                                                                   |
|            |                        | Added Section 11.5 Operating Ambient Temperature                                                       |
|            |                        | Added Section 12 Thermal Data                                                                          |
|            |                        | Revision numbering system changed to whole number                                                      |





| Date       | Revision Number | Description                                                                                                                                                                                                                                                                                                                                                     |  |  |
|------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 01/11/2018 | 3               | Updated Section 5.7 Transaction Ordering<br>Updated Section 6 EEPROM Interface And System Management/I2C Bus<br>Updated Section 7.2 Transparent Mode Configuration Registers<br>Updated Section 8 Clock Scheme<br>Updated Section 14 Ordering Information<br>Added Figure 13-2 Part Marking                                                                     |  |  |
| 08/13/2019 | 4               | Updated Section 1 Features<br>Updated Section 3.1 PCI EXPRESS INTERFACE SIGNALS (85 balls)<br>Updated Section 3.2 PORT SPECIFIC SIGNALS (7 balls)<br>Updated Section 6.1.1 Auto Mode EEPROM Access<br>Updated Section 8 CLOCK SCHEME<br>Updated Section 9 POWER MANAGEMENT<br>Updated Section 11.1 Absolute Maximum Ratings<br>Updated Figure 13-2 Part Marking |  |  |
| 04/09/2020 | 5               | Updated Section 3.2 Port Specific Signals (7 balls)<br>Updated Section 5.1 Physical Layer Circuit<br>Updated Section 8 Clock Scheme<br>Updated Section 14 Ordering Information<br>Updated Figure 13-2 Part Marking                                                                                                                                              |  |  |
| 12/15/2020 | 6               | For Datasheet Status Change                                                                                                                                                                                                                                                                                                                                     |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                                                                 |  |  |





# **TABLE OF FIGURES**

| 1 | FEA            | TURES                                                          | •••••• | .11 |
|---|----------------|----------------------------------------------------------------|--------|-----|
| 2 | GEN            | ERAL DESCRIPTION                                               |        | .12 |
| 3 | PIN            | DESCRIPTION                                                    |        | .14 |
|   | 3.1            | PCI EXPRESS INTERFACE SIGNALS (85 BALLS)                       |        | 14  |
|   | 3.2            | PORT SPECIFIC SIGNALS (7 BALLS)                                |        | 15  |
|   | 3.3            | EEPROM AND SMBUS/I2C SIGNALS (6 BALLS)                         |        |     |
|   | 3.4            | MISCELLANEOUS SIGNALS (20 BALLS)                               |        |     |
|   | 3.5            | POWER PINS (78 BALLS)                                          |        | 16  |
| 4 | PIN            | ASSIGNMENTS                                                    |        |     |
|   | 4.1            | PIN LIST OF 196-PIN LBGA                                       |        |     |
|   | 4.2            | PIN MAP OF 196-PIN LBGA                                        |        | 18  |
| 5 | FUN            | CTIONAL DESCRIPTION                                            |        | .19 |
|   | 5.1            | PHYSICAL LAYER CIRCUIT                                         |        | 19  |
|   | 5.1.1          |                                                                |        |     |
|   | 5.1.2          |                                                                |        |     |
|   | 5.1.3          | $\sim$                                                         |        |     |
|   | 5.1.4<br>5.1.4 |                                                                |        |     |
|   | 5.1.0          |                                                                |        |     |
|   | 5.1.2          |                                                                |        |     |
|   | 5.1.8          |                                                                |        |     |
|   | 5.2            | DATA LINK LAYER (DLL)                                          |        | 22  |
|   | 5.3            | TRANSACTION LAYER RECEIVE BLOCK (TLP DECAPSULATION)            |        | 23  |
|   | 5.4            | ROUTING                                                        |        |     |
|   | 5.5            | TC/VC MAPPING                                                  |        |     |
|   | 5.6            | QUEUE                                                          |        | 23  |
|   | 5.6.1          |                                                                |        |     |
|   | 5.6.2          |                                                                |        |     |
|   | 5.6.3<br>5.6.4 |                                                                |        |     |
|   | 5.6.4<br>5.6.5 |                                                                |        |     |
|   | 5.7            | TRANSACTION ORDERING                                           |        | 24  |
|   | 5.8            | PORT ARBITRATION                                               |        |     |
|   | 5.9            | VC ARBITRATION                                                 |        |     |
|   |                | FLOW CONTROL                                                   |        |     |
|   | 5.11           | TRANSATION LAYER TRANSMIT BLOCK (TLP ENCAPSULATION)            |        |     |
| 6 | EEP            | ROM INTERFACE AND SYSTEM MANAGEMENT/I2C BUS                    | •••••• | .27 |
|   | 6.1            | EEPROM INTERFACE                                               |        | 27  |
|   | 6.1.           |                                                                |        |     |
|   | 6.1.2          |                                                                |        |     |
|   | 6.1.3          |                                                                |        |     |
|   | 6.1.4          |                                                                |        |     |
|   | 6.2            | SMBUS INTERFACE                                                |        | 44  |
|   | 6.2.1          |                                                                |        |     |
|   | 6.2.2<br>6.2.3 |                                                                |        |     |
|   | 0.2.2          | 5 CSK READ, USHVU SMIDUS DLUUK READ – DLUUK WRITE FRUCESS CALL |        |     |





|   | 6.3 I          | <sup>2</sup> C SLAVE INTERFACE                                     |    | 50 |
|---|----------------|--------------------------------------------------------------------|----|----|
|   | 6.3.1          | I <sup>2</sup> C REGISTER WRITE ACCESS                             | 50 |    |
|   | 6.3.2          | I <sup>2</sup> C REGISTER READ ACCESS                              |    |    |
| 7 | REGI           | STER DESCRIPTION                                                   |    |    |
| · |                | EGISTER TYPES                                                      |    |    |
|   |                | EGISTER TYPES                                                      |    |    |
|   |                |                                                                    |    |    |
|   | 7.2.1<br>7.2.2 | VENDOR ID REGISTER – OFFSET 00h<br>DEVICE ID REGISTER – OFFSET 00h |    |    |
|   | 7.2.2          | COMMAND REGISTER – OFFSET 04h                                      |    |    |
|   | 7.2.3          | PRIMARY STATUS REGISTER – OFFSET 04h                               | 38 |    |
|   | 7.2.4          | REVISION ID REGISTER – OFFSET 04h                                  |    |    |
|   | 7.2.5          | CLASS CODE REGISTER – OFFSET 08h                                   |    |    |
|   | 7.2.0          | CACHE LINE REGISTER – OFFSET 06n                                   |    |    |
|   | 7.2.7          | PRIMARY LATENCY TIMER REGISTER – OFFSET 0Ch                        |    |    |
|   | 7.2.8          | HEADER TYPE REGISTER – OFFSET OCH                                  |    |    |
|   | 7.2.9          |                                                                    |    |    |
|   | 7.2.10         |                                                                    |    |    |
|   | 7.2.11         |                                                                    |    |    |
|   | 7.2.12         |                                                                    |    |    |
|   | 7.2.13         |                                                                    |    |    |
|   | 7.2.14         |                                                                    |    |    |
|   | 7.2.10         |                                                                    |    |    |
|   | 7.2.17         |                                                                    |    |    |
|   | 7.2.17         |                                                                    |    |    |
|   | 7.2.19         |                                                                    |    |    |
|   | 7.2.19         |                                                                    |    |    |
|   | 7.2.21         |                                                                    |    |    |
|   | 7.2.22         |                                                                    |    |    |
|   | 7.2.23         |                                                                    |    |    |
|   | 7.2.23         |                                                                    |    |    |
|   | 7.2.25         |                                                                    |    |    |
|   | 7.2.20         |                                                                    |    |    |
|   | 7 2 27         |                                                                    |    |    |
|   | 7.2.28         |                                                                    |    |    |
|   | 7.2.29         |                                                                    |    |    |
|   | 7.2.30         |                                                                    |    |    |
|   | 7.2.31         |                                                                    |    |    |
|   | 7.2.32         |                                                                    |    |    |
|   | 7.2.33         | MSI CAPABILITY REGISTER – OFFSET 4Ch (Downstream Port Only)        | 66 |    |
|   | 7.2.34         |                                                                    |    |    |
|   | 7.2.35         |                                                                    |    |    |
|   | 7.2.36         |                                                                    |    |    |
|   | 7.2.37         | MESSAGE DATA REGISTER – OFFSET 58h (Downstream Port Only)          | 67 |    |
|   | 7.2.38         |                                                                    |    |    |
|   | 7.2.39         | VPD REGISTER – OFFSET 5Ch (Upstream Port Only)                     | 67 |    |
|   | 7.2.40         |                                                                    |    |    |
|   | 7.2.41         | VENDOR SPECIFIC CAPABILITY REGISTER – OFFSET 64h                   | 68 |    |
|   | 7.2.42         |                                                                    |    |    |
|   | 7.2.43         |                                                                    |    |    |
|   | 7.2.44         |                                                                    |    |    |
|   | 7.2.45         |                                                                    |    |    |
|   | 7.2.46         |                                                                    |    |    |
|   | 7.2.47         |                                                                    |    |    |
|   | 7.2.48         | XPIP_CSR2 – OFFSET 78h                                             | 70 |    |





| 7.2.49           | PHY PARAMETER 1 – OFFSET 78h (Upstream Port Only)                                                       | . 71      |
|------------------|---------------------------------------------------------------------------------------------------------|-----------|
| 7.2.50           | PHY PARAMETER 2 – OFFSET 7Ch                                                                            | . 71      |
| 7.2.51           | XPIP CSR3 – OFFSET 80h                                                                                  |           |
| 7.2.52           | XPIP CSR4 – OFFSET 84h (Upstream Port Only)                                                             | . 72      |
| 7.2.53           | XPIP <sup>-</sup> CSR5 – OFFSET 88h                                                                     | . 72      |
| 7.2.54           | $TL \ CSR - OFFSET 8Ch$                                                                                 |           |
| 7.2.55           | PHY PARAMETER 3 – OFFSET 90h                                                                            |           |
| 7.2.56           | PHY PARAMETER 4 - OFFSET 94h (Upstream Port Only)                                                       | . 74      |
| 7.2.57           | OPERATION MODE – OFFSET 98h                                                                             |           |
| 7.2.58           | DEVICE SPECIFIC POWER MANAGEMENT EVENT- OFFSET 9Ch (Downstream Port Only)                               | . 75      |
| 7.2.59           | EEPROM CONTROL REGISTER – OFFSET A0h (Upstream Port Only)                                               |           |
| 7.2.60           | EEPROM ADDRESS REGISTER – OFFSET A4h (Upstream Port Only)                                               |           |
| 7.2.61           | EEPROM DATA REGISTER – OFFSET A4h (Upstream Port Only)                                                  |           |
| 7.2.62           | DEBUGOUT CONTROL REGISTER – OFFSET A8h (Upstream Port Only)                                             |           |
| 7.2.63           | DEBUGOUT DATA REGISTER – OFFSET ACh (Upstream Port Only)                                                |           |
| 7.2.64           | SSID/SSVID CAPABILITY REGISTER – OFFSET B0h                                                             | 77        |
| 7.2.65           | SUBSYSTEM VENDOR ID REGISTER – OFFSET B4h                                                               |           |
| 7.2.66           | SUBSYSTEM ID REGISTER – OFFSET B4h                                                                      |           |
| 7.2.67           | GPIO CONTROL REGISTER – OFFSET B8h (Upstream Port Only)                                                 |           |
| 7.2.68           | PCI EXPRESS CAPABILITY ID REGISTER – OFFSET C0h                                                         |           |
| 7.2.69           | DEVICE CAPABILITIES REGISTER – OFFSET C4h                                                               |           |
| 7.2.70           | DEVICE CAI ADIEITIES REGISTER – OFFSET C4#                                                              |           |
| 7.2.70           | DEVICE CONTROL REGISTER – OFFSET Con<br>DEVICE STATUS REGISTER – OFFSET Con                             |           |
| 7.2.72           | LINK CAPABILITIES REGISTER – OFFSET CCh                                                                 | .01<br>07 |
| 7.2.72           | LINK CAFABILITIES REGISTER – OFFSET CCn<br>LINK CONTROL REGISTER – OFFSET D0h                           | .02<br>02 |
| 7.2.73           | LINK CONTROL REGISTER – OFFSET DOM                                                                      |           |
| 7.2.74           | SLOT CAPABILITIES REGISTER – OFFSET Don                                                                 |           |
| 7.2.75           | SLOT CAFABILITIES REGISTER – OFFSET D4n (Downstream Port Only)                                          |           |
| 7.2.70           |                                                                                                         |           |
|                  | SLOT STATUS REGISTER – OFFSET D8h (Downstream Port Only)<br>DEVICE CAPABILITIES REGISTER 2 – OFFSET E4h | .00       |
| 7.2.78<br>7.2.79 | DEVICE CAPABILITIES REGISTER 2 – OFFSET E4n<br>DEVICE CONTROL REGISTER 2 – OFFSET E8h                   | .00       |
|                  |                                                                                                         |           |
| 7.2.80           | DEVIDE STATUS REGISTER 2 – OFFSET E8h<br>LINK CAPABILITIES REGISTER 2 – OFFSET ECh                      | .0/       |
| 7.2.81           | LINK CAPABILITIES REGISTER $2 - OFFSET ECH$                                                             | .0/       |
| 7.2.82           | LINK CONTROL REGISTER 2 – OFFSET F0h                                                                    | .8/       |
| 7.2.83           | LINK STATUS REGISTER 2 – OFFSET F0h                                                                     | .0/       |
| 7.2.84           | SLOT CAPABILITIES REGISTER 2 – OFFSET F4h                                                               | .88       |
| 7.2.85           | SLOT CONTORL REGISTER 2 – OFFSET F8h                                                                    |           |
| 7.2.86           | SLOT STATUS REGISTER 2 – OFFSET F8h                                                                     |           |
| 7.2.87           | PCI EXPRESS ADVANCED ERROR REPORTING CAPABILITY REGISTER – OFFSET 100h                                  |           |
| 7.2.88           | UNCORRECTABLE ERROR STATUS REGISTER – OFFSET 104h                                                       |           |
| 7.2.89           | UNCORRECTABLE ERROR MASK REGISTER – OFFSET 108h                                                         |           |
| 7.2.90           | UNCORRECTABLE ERROR SEVERITY REGISTER – OFFSET 10Ch                                                     |           |
| 7.2.91           | CORRECTABLE ERROR STATUS REGISTER – OFFSET 110 h                                                        |           |
| 7.2.92           | CORRECTABLE ERROR MASK REGISTER – OFFSET 114 h                                                          |           |
| 7.2.93           | ADVANCE ERROR CAPABILITIES AND CONTROL REGISTER – OFFSET 118h                                           |           |
| 7.2.94           | HEADER LOG REGISTER – OFFSET From 11Ch to 128h                                                          |           |
| 7.2.95           | PCI EXPRESS VIRTUAL CHANNEL CAPABILITY REGISTER – OFFSET 140h                                           |           |
| 7.2.96           | PORT VC CAPABILITY REGISTER 1 – OFFSET 144h                                                             |           |
| 7.2.97           | PORT VC CAPABILITY REGISTER 2 – OFFSET 148h                                                             |           |
| 7.2.98           | PORT VC CONTROL REGISTER – OFFSET 14Ch                                                                  |           |
| 7.2.99           | PORT VC STATUS REGISTER – OFFSET 14Ch                                                                   |           |
| 7.2.100          | VC RESOURCE CAPABILITY REGISTER (0) – OFFSET 150h                                                       |           |
| 7.2.101          | VC RESOURCE CONTROL REGISTER (0) – OFFSET 154h                                                          |           |
| 7.2.102          | VC RESOURCE STATUS REGISTER (0) – OFFSET 158h                                                           |           |
| 7.2.103          | VC RESOURCE CAPABILITY REGISTER (1) – OFFSET 15Ch                                                       | . 95      |





| ,    | 7.2.104 | VC RESOURCE CONTROL REGISTER (1) – OFFSET 160h                         | 95    |      |
|------|---------|------------------------------------------------------------------------|-------|------|
| ,    | 7.2.105 | VC RESOURCE STATUS REGISTER (1) – OFFSET 164h                          | 96    |      |
| ,    | 7.2.106 | VC ARBITRATION TABLE REGISTER – OFFSET 170h                            | 96    |      |
| ,    | 7.2.107 | PORT ARBITRATION TABLE REGISTER (0) and (1) – OFFSET 180h and 1C0h     | 96    |      |
| ,    | 7.2.108 | PCI EXPRESS POWER BUDGETING CAPABILITY REGISTER – OFFSET 20Ch          | 97    |      |
|      |         | DATA SELECT REGISTER – OFFSET 210h                                     |       |      |
| ,    | 7.2.110 | POWER BUDGETING DATA REGISTER – OFFSET 214h                            | 97    |      |
|      |         | POWER BUDGET CAPABILITY REGISTER – OFFSET 218h                         |       |      |
| ,    | 7.2.112 | ACS EXTENDED CAPABILITY HEADER – OFFSET 220h (Downstream Port Only)    | 98    |      |
|      | 7.2.113 | ACS CAPABILITY REGISTER – OFFSET 224h (Downstream Port Only)           |       |      |
| ,    | 7.2.114 | EGRESS CONTROL VECTOR – OFFSET 228h (Downstream Port Only)             | 99    |      |
|      |         | LTR EXTENDED CAPABILITY HEADER – OFFSET 230h (Upstream Port Only)      |       |      |
| ,    | 7.2.116 | MAX SNOOP LATENCY REGISTER – OFFSET 234h (Upstream Port Only)          | 99    |      |
|      |         | MAX NO-SNOOP LATENCY REGISTER – OFFSET 234h (Upstream Port Only)       |       |      |
| ,    | 7.2.118 | LI PM SUBSTATES EXTENDED CAPABILITY HEADER – OFFSET 240h               | 100   |      |
| ,    | 7.2.119 | L1 PM SUBSTATES CAPABILITY REGISTER – OFFSET 244h                      | 100   |      |
| ,    | 7.2.120 | L1 PM SUBSTATES CONTROL 1 REGISTER – OFFSET 248h                       | 100   |      |
|      |         | L1 PM SUBSTATES CONTROL 2 REGISTER – OFFSET 24Ch                       |       |      |
| ,    |         | LTSSM_CSR REGISTER – OFFSET 33Ch                                       |       |      |
| ,    | 7.2.123 | HOTPLUG_CSR REGISTER – OFFSET 340h                                     | 101   |      |
| ,    | 7.2.124 | MAC_CSR1 REGISTER – OFFSET 340h                                        |       |      |
| ,    | 7.2.125 | SMBUS CONTROL REGISTER – OFFSET 344h (Upstream Port Only)              |       |      |
|      |         | CPLD FLOW CONTRL ENABLE REGISTER- OFFSET 350h (Upstream Port Only)     |       |      |
|      |         | CPLD FLOW CONTROL THRESHOLD RGISTER – OFFSET 354h (Upstream Port Only) |       |      |
|      |         | CPLD FLOW CONTROL THRESHOLD RGISTER – OFFSET 358h (Upstream Port Only) |       |      |
|      |         | POWER DAVING DISABLE RGISTER – OFFSET 360h                             |       |      |
| ,    | 7.2.130 | LED DISPLAY CSR 364h (Upstream Port Only)                              | 102   |      |
| 8 (  | CLOCK   | SCHEME                                                                 | ••••• | .103 |
| 9 F  | POWER   | MANAGEMENT                                                             | ••••• | .105 |
| 10 F | POWER   | SEQUENCE                                                               | ••••• | .106 |
| 11 F | ELECTF  | RICAL AND TIMING SPECIFICATIONS                                        | ••••• | .107 |
| 11.  | 1 ABS   | SOLUTE MAXIMUM RATINGS                                                 |       | 107  |
| 11.  |         | SPECIFICATIONS                                                         |       |      |
| 11.  |         | SPECIFICATIONS                                                         |       |      |
| 11.  |         | VER CONSUMPTION                                                        |       |      |
| 11.  | 5 OPI   | ERATING AMBIENT TEMPERATURE                                            |       | 109  |
| 12 T | THERM   | AL DATA                                                                | ••••• | .110 |
| 13 P | PACKA   | GE INFORMATION                                                         | ••••• | .111 |
| 14 ( | ORDER   | ING INFORMATION                                                        | ••••• | .112 |





# **TABLE OF FIGURES**

| FIGURE 4-1 PI7C9X2G612GP BALL ASSIGNMENT (TRANSPARENT TOP VIEW)                                 |     |
|-------------------------------------------------------------------------------------------------|-----|
| FIGURE 5-1 DRIVER OUTPUT WAVEFORM                                                               | 21  |
| FIGURE 6-1 SMBUS ARCHITECTURE IMPLEMENTATION                                                    | 44  |
| FIGURE 6-2 SMBUS BLOCK WRITE COMMAND FORMAT, TO WRITE TO A PI7C9X2G612GP REGISTER WITHOUT PEC   | 45  |
| FIGURE 6-3 SMBUS BLOCK WRITE COMMAND FORMAT, TO WRITE TO A PI7C9X2G612GP REGISTER WITH PEC      | 45  |
| FIGURE 6-4 SMBUS BLOCK WRITE TO SET UP READ, AND RESULTING READ THAT RETURNS CFG REGISTER VALUE | 47  |
| FIGURE 6-5 CSR READ OPERATION USING SMBUS BLOCK READ – BLOCK WRITE PROCESS CALL                 | 49  |
| FIGURE 6-6 CSR READ OPERATION USING SMBUS BLOCK READ – BLOCK WRITE PROCESS CALL WITH PEC        | 49  |
| FIGURE 6-7 STANDARD DEVICES TO I <sup>2</sup> C BUS CONNECTION BLOCK DIAGRAM                    | 50  |
| FIGURE 6-8 I <sup>2</sup> C WRITE PACKET                                                        | 51  |
| FIGURE 6-9 I <sup>2</sup> C REGISTER WRITE ACCESS EXAMPLE                                       | 52  |
| FIGURE 6-10 I <sup>2</sup> C WRITE COMMAND PACKET EXAMPLE                                       |     |
| FIGURE 6-11 I <sup>2</sup> C READ COMMAND PACKET                                                | 54  |
| FIGURE 6-12 I <sup>2</sup> C REGISTER READ ACCESS EXAMPLE                                       | 54  |
| FIGURE 6-13 I <sup>2</sup> C READ COMMAND PACKET                                                | 55  |
| FIGURE 10-1 INITIAL POWER-UP SEQUENCE                                                           | 106 |
| FIGURE 13-1 PACKAGE OF DRAWING                                                                  | 111 |
| FIGURE 13-2 PART MARKING                                                                        | 111 |





# LIST OF TABLES

| TABLE 5-1 RECEIVER DETECTION THRESHOLD SETTINGS                                                    | 19  |
|----------------------------------------------------------------------------------------------------|-----|
| TABLE 5-2 RECEIVER SIGNAL DETECT THRESHOLD                                                         | 20  |
| TABLE 5-3 RECEIVER EQUALIZATION SETTINGS                                                           | 20  |
| TABLE 5-4 TRANSMITTER SWING SETTINGS                                                               |     |
| TABLE 5-5 DRIVE AMPLITUDE BASE LEVEL REGISTERS                                                     |     |
| TABLE 5-6 DRIVE AMPLITUDE BASE LEVEL SETTINGS.                                                     |     |
| TABLE 5-7 DRIVE DE-EMPHASIS BASE LEVEL REGISTER                                                    |     |
| TABLE 5-8 DRIVE DE-EMPHASIS BASE LEVEL SETTINGS                                                    | 22  |
| TABLE 5-9 SUMMARY OF PCI EXPRESS ORDERING RULES                                                    | 24  |
| TABLE 6-1 SMBUS ADDRESS PIN CONFIGURATION                                                          | 44  |
| TABLE 6-2 BYTES FOR SMBUS BLOCK WRITE                                                              | 46  |
| TABLE 6-3 SAMPLE SMBUS BLOCK WRITE BYTE SEQUENCE                                                   |     |
| TABLE 6-4 BYTES FOR SMBUS BLOCK READ                                                               | 47  |
| TABLE 6-5 SMBUS BLOCK WRITE PORTION                                                                | 48  |
| TABLE 6-6 SMBUS BLOCK READ PORTION                                                                 |     |
| TABLE 6-7 SMBUS READ COMMAND FOLLOWING REPEAT START FROM MASTER                                    | 49  |
| TABLE 6-8 SMBUS RETURN BYTES                                                                       |     |
| TABLE 6-9 COMMAND FORMAT FOR SMBUS BLOCK READ                                                      | 49  |
| TABLE 6-10 I <sup>2</sup> C ADDRESS PIN CONFIGURATION                                              |     |
| TABLE 6-11 I <sup>2</sup> C REGISTER WRITE ACCESS                                                  |     |
| TABLE 6-12 I <sup>2</sup> C COMMAND FORMAT FOR WRITE ACCESS                                        |     |
| TABLE 6-13 I <sup>2</sup> C COMMAND FORMAT FOR READ ACCESS                                         | 53  |
| TABLE 7-1 REGISTER ARRAY LAYOUT FOR VC ARBITRATION.                                                | 96  |
| TABLE 7-2 TABLE ENTRY SIZE IN 4 BITS                                                               |     |
| TABLE 8-1 AC SWITCHING AND DC ELECTRICAL CHARACTERISTICS FOR REFCLKIP/N AND REFCLKOP/N[7:1]        | 103 |
| TABLE 8-2 AC SWITCHING AND DC ELECTRICAL CHARACTERISTICS FOR REFCLKP/N[2:0]                        | 103 |
| TABLE 11-1 ABSOLUTE MAXIMUM RATINGS                                                                | 107 |
| TABLE 11-2 DC ELECTRICAL CHARACTERISTICS                                                           | 107 |
| TABLE 11-3 PCI EXPRESS INTERFACE - DIFFERENTIAL TRANSMITTER (TX) OUTPUT (5.0 GBPS) CHARACTERISTICS | 107 |
| TABLE 11-4 PCI EXPRESS INTERFACE - DIFFERENTIAL TRANSMITTER (TX) OUTPUT (2.5 GBPS) CHARACTERISTICS |     |
| TABLE 11-5 PCI EXPRESS INTERFACE - DIFFERENTIAL RECEIVER (RX) INPUT (5.0 GBPS) CHARACTERISTICS     | 108 |
| TABLE 11-6 PCI EXPRESS INTERFACE - DIFFERENTIAL RECEIVER (RX) INPUT (2.5 GBPS) CHARACTERISTICS     | 109 |
| TABLE 11-7 POWER CONSUMPTION.                                                                      | 109 |
| TABLE 11-8 OPERATING AMBIENT TEMPERATURE                                                           | 109 |
| TABLE 12-1 THERMAL DATA                                                                            | 110 |



A Product Line of Diodes Incorporated



# **1 FEATURES**

- 12-lane PCI Express<sup>®</sup> Gen 2 Switch with 6 PCI Express ports
- Supports "Cut-through" (Default) as well as "Store and Forward" mode for packet switching
- Peer-to-peer switching between any two downstream ports
- 150 ns typical latency for packet routed through Switch without blocking
- Integrated reference clock for downstream ports
- Register configurable with optional EEPROM, SMBus or I2C
- Compliant with System Management (SM) Bus Revision 2.0
- Compliant with I2C-Bus Specification Revision 2.1
- Compliant with PCI Express Base Specification Revision 2.1
- Compliant with PCI Express CEM Specification Revision 2.0
- Compliant with PCI-to-PCI Bridge Architecture Specification Revision 1.2
- Compliant with Advanced Configuration Power Interface (ACPI) Specification
- Reliability, Availability and Serviceability
  - Supports Data Poisoning and End-to-End CRC
  - Advanced Error Reporting and Logging
- Advanced Power Saving
  - Empty downstream ports are set to idle state to minimize power consumption
- Link Power Management
  - Supports L0, L0s, L1, L2, L2/L3<sub>Ready</sub> and L3 link power states
  - Active state power management for L0s and L1 states
- Device State Power Management
  - Supports D0, D3<sub>Hot</sub> and D3<sub>Cold</sub> device power states
- Supports Device Specific PME Turn-Off Message for each downstream port
- Port Arbitration: Round Robin (RR), Weighted RR and Time-based Weighted RR
- Extended Virtual Channel capability
  - Two Virtual Channels (VC) and Eight Traffic Class (TC) support
  - Disabled VCs' buffer is assigned to enabled VCs for resource sharing
  - Independent TC/VC mapping for each port
  - Provides VC arbitration selections: Strict Priority, Round Robin (RR) and Programmable Weighted RR
- Supports Isochronous Traffic
  - Isochronous traffic class mapped to VC1 only
  - Strict time based credit policing
- Supports up to 512-byte maximum payload size
- Programmable driver current and de-emphasis level at each individual port
- Support Address Translation (AT) and Access Control Service (ACS)
- Support OBFF and LTR
- Support Serial Hot Plug Controller
- Low Power Dissipation: 1.4 W typical in L0 normal mode (Including clock buffer Pd)
- Industrial Temperature Range -40° to 85°C
- Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)
- For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/104/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please <u>contact us</u> or your local Diodes representative. https://www.diodes.com/quality/product-definitions/
- 196-pin LBGA 15mm x 15mm package

Notes:

2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free. 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.

<sup>1.</sup> No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.

The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries.

PCI Express® and PCIe® are trademarks or registered trademarks and/or service marks of PCI-SIG Corporation.





# **2** GENERAL DESCRIPTION

Similar to the role of PCI/PCIX Bridge in PCI/PCIX bus architecture, the function of PCI Express (PCIE) Switch is to expand the connectivity to allow more end devices to be reached by host controllers in PCIE serial interconnect architecture. The 12-lane PCIe Switch is in 6-port type configuration. It provides users the flexibility to expand or fan-out the PCI Express lanes based on their application needs.

In the PCI Express Architecture, the PCIE Switch forwards posted and non-posted requests, and completion packets in either downstream or upstream direction concurrently as if a virtual PCI Bridge is in operation on each port. By visualizing the port as a virtual Bridge, the Switch can be logically viewed as two-level cascaded multiple virtual PCI-to-PCI Bridges, where one upstream-port Bridge sits on all downstream-port Bridges. Similar to a PCI Bridge during enumeration, each port is given a unique bus number, device number, and function number by the initiating software. The bus number, device number, and function number by the initiating software enumeration is finished, the packets are routed to the dedicated port based on the embedded address or destination ID. To ensure the packet integrity during forwarding, the Switch is not allowed to split the packets to multiple small packets or merge the received packets into a large transmit packet. Also, the IDs of the requesters and completers are kept unchanged along the path between ingress and egress port.

The Switch employs the architecture of Combined Input and Output Queue (CIOQ) in implementation. The main reason for choosing CIOQ is that the required memory bandwidth of input queue equals to the bandwidth of ingress port rather than increasing proportionally with port numbers as an output queue Switch does. The CIOQ at each ingress port contains separate dedicated queues to store packets. The packets are arbitrated to the egress port based on the PCIe transaction-ordering rule. For the packets without ordering information, they are permitted to pass over each other in case that the addressed egress port is available to accept them. As to the packets required to follow the ordering rule, the Head-Of-Line (HOL) issue becomes unavoidable for packets destined to different egress ports since the operation of producer-consumer model has to be retained; otherwise the system might occur hang-up problem. On the other hand, the Switch places replay buffer at each egress port to defer the packets before sending it out. This can assure the maximum throughput being achieved and therefore the Switch works efficiently. Another advantage of implementing CIOQ in PCIe Switch is that the credit announcement to the counterpart is simplified and streamlined because of the credit-based flow control protocol. The protocol requires that each ingress port maintains the credits independently without checking other ports' credit availability, which is otherwise required by pure output queue architecture.

The Switch supports two virtual channels (VC0, VC1) and eight traffic classes (TC0 ~ TC7) at each port. The ingress port independently assigns packets into the preferred virtual channel while the egress port outputs the packet based on the predefined port and VC arbitration algorithm. For instance, the isochronous packet is given a special traffic class number other than TC0 and mapped into VC1 accordingly. By employing the strict time based credit policy for port arbitration and assigning higher priority to VC1 than VC0, the Switch can therefore guarantee the time-sensitive packet is not blocked by regular traffic to assure the quality of service. In addition, some data-centric applications only carry TC0/VC0 traffic. As a result, there are no packets that would consume VC1 bandwidth. In order to improve the efficiency of buffer usage, the unused VC1 queues can be reassigned to VC0 and enable each of the ingress ports to handle more data traffic bursts. This virtual channel resource relocation feature enhances the performance of the PCIe Switch further.

The Switch provides the advanced feature of Access Control Service (ACS). This feature regulates which components are allowed to communicate with each other within the PCIe multiple-point fabric, and allows the system to have more control over packet routing in the Switch. As a result, peer-to-peer traffic can be facilitated more accurately and efficiently. When the system also implements Address Translation Service (ATS), the peer-to-peer requests with translated address can be routed directly by enabling the corresponding option in ACS to avoid possible performance bottleneck associated with re-direction, which introduces extra latency and may increase link and RC congestion.

The built-in Integrated Reference Clock Buffer of the PCI Express Switch supports seven reference clock outputs. The clock buffer is from a single 100MHz clock input, and distributes the clock source to seven outputs, which can be used by the PCI





Express Switch and downstream PCI Express end devices. The clock buffer feature can be enabled and disabled by strapping pin setting.

The DIODES<sup>TM</sup> PI7C9X2G612GP supports various types of power management ranged from device state, link state to platform-wise power saving mechanism. For device state, the D0, D1, D2, D3-hot, and D3-cold power states represent different amount of power dissipation in PI7C9X2G612GP. As to link state, each link of the PI7C9X2G612GP supports the PCI Express Link Power Management with L0, L0s, L1, L2/L3 ready and L2/L3 power states. The PI7C9X2G612GP is also designed to facilitate platform-wise power saving by enabling the capability of Latency Tolerance Reporting (LTR) and Optimized Buffer Flush/Fill (OBFF) mechanisms to synchronize both Root Complex and Device entering or leaving power down state almost in the same time window to make power saving much efficient.

DIODES is a trademark of Diodes Incorporated in the United States and other countries.



A Product Line of Diodes Incorporated



# **3 PIN DESCRIPTION**

# 3.1 PCI EXPRESS INTERFACE SIGNALS (85 balls)

| NAME                                 | PIN                                                    | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------------------------------|--------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REFCLKP[2:0]<br>REFCLKN[2:0]         | G2, B8, N7<br>G1, A8, P7                               | I    | <b>Reference Clock Input Pairs:</b> Connect to 100MHz differential clock when integrated reference clock buffer is disabled (CLKBUF_PD=1), or connect to one of the Integrated Reference Clock Output Pairs (REFCLKO_P and REFCLKO_N) of this Switch when integrated reference clock buffer is enabled (CLKBUF_PD=0). The input clock signals must be delivered to the clock buffer cell through an AC-coupled interface so that only the AC information of the clock is received, converted, and buffered. It is recommended that a 0.1 uF be used in the AC-coupling. |
| PERP[3:0]<br>PERP[7:4]<br>PERP[11:8] | P12, P10, P5, P3<br>A3, A5, A10, A12<br>M1, K1, E1, C1 | Ι    | PCI Express Data Serial Input Pairs: Differential data receive signals in three ports.<br>Port 0 is PERP[3:0] and PERN[3:0]                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| PERN[3:0]<br>PERN[7:4]<br>PERN[11:8] | N12, N10, N5, N3<br>B3, B5, B10, B12<br>M2, K2, E2, C2 | Ι    | Port 1 is PERP[7:4] and PERN[7:4]<br>Port 2 is PERP[8] and PERN[8]<br>Port 3 is PERP[9] and PERN[9]<br>Port 4 is PERP[10] and PERN[10]<br>Port 5 is PERP[11] and PERN[11]                                                                                                                                                                                                                                                                                                                                                                                               |
| PETP[3:0]<br>PETP[7:4]<br>PETP[11:8] | P11, P9, P6, P4<br>A4, A6, A9, A11<br>L1, J1, F1, D1   | 0    | PCI Express Data Serial Output Pairs: Differential data transmit signals in three ports.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PETN[3:0]<br>PETN[7:4]<br>PETN[11:8] | N11, N9, N6, N4<br>B4, B6, B9, B11<br>L2, J2, F2, D2   | 0    | Port 0 is PETP[3:0] and PETN[3:0]<br>Port 1 is PETP[7:4] and PETN[7:4]<br>Port 2 is PETP[8] and PETN[8]<br>Port 3 is PETP[9] and PETN[9]<br>Port 4 is PETP[10] and PETN[10]<br>Port 5 is PETP[11] and PETN[11]                                                                                                                                                                                                                                                                                                                                                          |
| PERST_L                              | M13                                                    | Ι    | System Reset (Active LOW): When PERST_L is asserted, the internal states of whole chip are initialized.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| DWNRST_L[5:1]                        | M14, N13, N14, P13,<br>P14                             | 0    | <b>Downstream Device Reset (Active LOW):</b> DWNRST_L provides a reset signal to the devices connected to the downstream ports of the switch. The signal is active when either PERST_L is asserted or controlled by high-level program when recovering from device specific L2/L3 state. DWNRST_L [x] corresponds to Portx, where $x = 1,2,3,4,5$                                                                                                                                                                                                                       |
| REXT[2:0]                            | H1, A7, P8                                             | Ι    | <b>External Reference Resistor:</b> Connect an external resistor (1.43K Ohm +/- 1%) to REXT_GND to provide a reference to both the bias currents and impedance calibration circuitry.                                                                                                                                                                                                                                                                                                                                                                                   |
| REXTGND[2:0]                         | H2, B7, N8                                             | Ι    | External Reference Resistor Ground: Connect to an external resistor to REXT.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| REFCLKIP,<br>REFCLKIN                | G13,<br>G14                                            | Ι    | <b>Integrated Reference Clock Input Pair:</b> Connect to external 100MHz differential clock for the integrated reference clock buffer.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| REFCLKOP[7:1]                        | L13, K13, J13, H13,<br>F13, E13, D13                   | 0    | Integrated Reference Clock Output Pairs: 100MHz external differential HCSL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| REFCLKON[7:1]                        | L14, K14, J14, H14,<br>F14, E14, D14                   | 0    | clock outputs for the integrated reference clock buffer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| IREF                                 | E12                                                    | Ι    | <b>Differential Reference Clock Output Current Resistor:</b> External resistor (475 Ohm +/- 1%) connection to set the differential reference clock output current                                                                                                                                                                                                                                                                                                                                                                                                       |
| CLKBUF_PD                            | Р2                                                     | Ι    | <b>Reference Clock Output Pairs Power Down:</b> When CLKBUF_PD is asserted high, the integrated reference clock buffer and Reference Clock Outputs are disabled. This pin has internal pull-down. If no board trace is connected to this pin, the internal pull-down resistor of this pin is enough. However, if pin is connected to a board trace and not driven, it is recommended that an external 330-ohm pull-down resistor be used.                                                                                                                               |
| SWG_LVL                              | J12                                                    | Ι    | <b>Output Swing Level:</b> It controls the HCSL output level. When asserted, the nominal swing level is 700mV. When deasserted, the nominal swing level is 400mV. This pin has internal pull-up. If no board trace is connected to this pin, the internal pull-up resistor of this pin is enough. However, if pin is connected to a board trace and not driven, it is recommended that an external 5.1K- ohm pull-up resistor be used.                                                                                                                                  |





# 3.2 PORT SPECIFIC SIGNALS (7 balls)

| NAME          | PIN                             | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------|---------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKREQ_L[6:1] | C11, C12, D12,<br>B14, C13, C14 | Ι    | <b>Clock Request (Active Low):</b> If want to enable related reference clock outputs, pull down these pins. If want to disable reference clock outputs, it can be done by cfg offset 98h.                                                                                                                                                                                                                                                                     |
| PL_512B       | К3                              | Ι    | <b>Max. Payload Size 512B:</b> When PL_512B is asserted high, it indicates the max. payload size capability is 512B. Otherwise, it indicates the max. Payload size is 256B. This pin has internal pull-down resistor. If no board trace is connected to this pin, the internal pull-down resistor of this pin is enough. However, if pin is connected to a board trace and not driven, it is recommended that an external 330-ohm pull-down resistor be used. |

## 3.3 EEPROM and SMBUS/I2C SIGNALS (6 balls)

| NAME    | PIN | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                  |
|---------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EECK    | L12 | I/O  | EEPROM Clock: Clock signal to 4-wire EEPROM interface.                                                                                                                                                                                       |
| EEDI    | M11 | 0    | <b>EEPROM Data Input:</b> Pericom 2G612GP outputs data to the Data Input pin of Serial EEPROM.                                                                                                                                               |
| EEDO    | K12 | Ι    | <b>EEPROM Data Output:</b> Pericom 2G612GP inputs data from the Data Output pin of Serial EEPROM.                                                                                                                                            |
|         |     |      | <b>EEPROM Chip Select (Active Low):</b> Pericom 2G612GP asserts this signal to enable Serial EEPROM.                                                                                                                                         |
| EECS_L  | M12 | I/O  | <b>EEPROM Bypass Mode (EEPROM_BYPASS_L):</b> During system initialization, EECS_L acts as the EEPROM_BYPASS_L pin. When tied low, eeprom function is disabled. When tied high, eeprom function is enabled. The pin is set to '1' by default. |
| SCL_I2C | J11 | OD   | <b>SMBUS/I2C Serial Clock:</b> System management or I2C Bus Clock. This pin requires an external pull-up resistor.                                                                                                                           |
| SDA_I2C | K11 | OD   | <b>SMBUS/I2C Serial Data:</b> Bi-Directional System Management or I2C Bus Data. This pin requires an external pull-up resistor.                                                                                                              |

# 3.4 MISCELLANEOUS SIGNALS (20 balls)

| NAME      | PIN                               | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----------|-----------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SHCL_I2C  | A13                               | OD   | <b>I2C Clock Signal of Serial Hot Plug Controller:</b> It is connected to SCL pin of all I2C IO expanders.                                                                                                                                                                                                                                                                                                       |
| SHDA_I2C  | A14                               | OD   | <b>I2C Data Signal of Serial Hot Plug Controller:</b> It is connected to SDA pin of all I2C IO expanders.                                                                                                                                                                                                                                                                                                        |
| SHPCINT_L | B13                               | Ι    | Interrupt Input (Active Low) of Serial Hot Plug Controller: It is connected to INT# output pin of all I2C IO expanders. When asserted, it notifies Hot Plug Controller to access the port registers of all I/O expanders for touching changed status to de-assert INT#.                                                                                                                                          |
| GPIO[7:0] | D3, C3, C4, C5, B1,<br>B2, A1, A2 | I/O  | <ul> <li>General Purpose Input and Output: These eight general-purpose pins are programmed as either input-only or bi-directional pins by writing the GPIO output enable control register. When SMBus is implemented, GPIO [7:5] act as the SMBus address pins, which set Bit 2 to 0 of the SMBus address.</li> <li>Debug Mode Selection: In debug mode, GPIO[4:0] are used for Debug Mode Selection.</li> </ul> |
| DBO[4:0]  | N1, M4, M3, L3,<br>*K3            | 0    | General Purpose Input and Output: These five pins are used for debugging.<br>DBO[0] shares with PL_512B                                                                                                                                                                                                                                                                                                          |





| NAME | PIN                   | TYPE | DESCRIPTION                                      |
|------|-----------------------|------|--------------------------------------------------|
| NC   | C7, H3, M8, N2,<br>P1 |      | Not Connected: These pins can be just left open. |

# 3.5 POWER PINS (78 balls)

| NAME  | PIN                                                                                                                                                                                   | TYPE | DESCRIPTION                                                                     |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------------------------------------------------|
| VDDC  | D5, D6, D9, D10,<br>E4, E11, F4, F11,<br>G11, H11,J4, K4,<br>L5, L6, L9, L10                                                                                                          | Р    | <b>VDDC Supply (1.0V):</b> Used as digital core power pins.                     |
| VDDR  | D4, D11, L4, L11                                                                                                                                                                      | Р    | VDDR Supply (3.3V): Used as digital I/O power pins.                             |
| CVDDR | F12, G12, H12                                                                                                                                                                         | Р    | CVDDR Supply (3.3V): Used as reference clock power pin.                         |
| AVDD  | D7, D8, G4, H4, L7,<br>L8                                                                                                                                                             | Р    | <b>AVDD Supply (1.0V):</b> Used as PCI Express analog power pins.               |
| AVDDH | C8, G3, M7                                                                                                                                                                            | Р    | <b>AVDDH Supply (3.3V):</b> Used as PCI Express analog high voltage power pins. |
| AGND  | C6, C9, C10, E3,<br>F3, J3, M5, M6,<br>M9, M10                                                                                                                                        | Р    | Analog Ground: Used as analog ground pins.                                      |
| DGND  | E5, E6, E7, E8, E9,<br>E10,<br>F5, F6, F7, F8, F9,<br>F10,<br>G5, G6, G7, G8, G9,<br>G10,<br>H5, H6, H7, H8, H9,<br>H10,<br>J5, J6, J7, J8, J9,<br>J10,<br>K5, K6, K7, K8, K9,<br>K10 | Р    | <b>Digital Ground:</b> Used as digital ground pins.                             |





# 4 PIN ASSIGNMENTS

## 4.1 PIN LIST of 196-PIN LBGA

| PIN | NAME        | PIN | NAME        | PIN | NAME           | PIN | NAME        |
|-----|-------------|-----|-------------|-----|----------------|-----|-------------|
| A1  | GPIO[1]     | D8  | AVDD        | H1  | REXT[2]        | L8  | AVDD        |
| A2  | GPIO[0]     | D9  | VDDC        | H2  | REXT GND[2]    | L9  | VDDC        |
| A3  | PERP[7]     | D10 | VDDC        | H3  | NC             | L10 | VDDC        |
| A4  | PETP[7]     | D11 | VDDR        | H4  | AVDD           | L11 | VDDR        |
| A5  | PERP[6]     | D12 | CLKREQ_L[4] | H5  | DGND           | L12 | EECK        |
| A6  | PETP[6]     | D13 | REFCLKOP[1] | H6  | DGND           | L13 | REFCLKOP[7] |
| A7  | REXT[1]     | D14 | REFCLKON[1] | H7  | DGND           | L14 | REFCLKON[7] |
| A8  | REFCLKN[1]  | E1  | PERP[9]     | H8  | DGND           | M1  | PERP[11]    |
| A9  | PETP[5]     | E2  | PERN[9]     | H9  | DGND           | M2  | PERN[11]    |
| A10 | PERP[5]     | E3  | AGND        | H10 | DGND           | M3  | DBO[2]      |
| A11 | PETP[4]     | E4  | VDDC        | H11 | VDDC           | M4  | DBO[3]      |
| A12 | PERP[4]     | E5  | DGND        | H12 | CVDDR          | M5  | AGND        |
| A13 | SHCL_I2C    | E6  | DGND        | H13 | REFCLKOP[4]    | M6  | AGND        |
| A14 | SHDA_I2C    | E7  | DGND        | H14 | REFCLKON[4]    | M7  | AVDDH       |
| B1  | GPIO[3]     | E8  | DGND        | J1  | PETP[10]       | M8  | NC          |
| B2  | GPIO[2]     | E9  | DGND        | J2  | PETN[10]       | M9  | AGND        |
| B3  | PERN[7]     | E10 | DGND        | J3  | AGND           | M10 | AGND        |
| B4  | PETN[7]     | E11 | VDDC        | J4  | VDDC           | M11 | EEDI        |
| B5  | PERN[6]     | E12 | IREF        | J5  | DGND           | M12 | EECS_L      |
| B6  | PETN[6]     | E13 | REFCLKOP[2] | J6  | DGND           | M13 | PERST_L     |
| B7  | REXT_GND[1] | E14 | REFCLKON[2] | J7  | DGND           | M14 | DWNRST_L[5] |
| B8  | REFCLKP[1]  | F1  | PETP[9]     | J8  | DGND           | N1  | DBO[4]      |
| B9  | PETN[5]     | F2  | PETN[9]     | J9  | DGND           | N2  | NC          |
| B10 | PERN[5]     | F3  | AGND        | J10 | DGND           | N3  | PERN[0]     |
| B11 | PETN[4]     | F4  | VDDC        | J11 | SCL_I2C        | N4  | PETN[0]     |
| B12 | PERN[4]     | F5  | DGND        | J12 | SWG_LVL        | N5  | PERN[1]     |
| B13 | SHPCINT_L   | F6  | DGND        | J13 | REFCLKOP[5]    | N6  | PETN[1]     |
| B14 | CLKREQ_L[3] | F7  | DGND        | J14 | REFCLKON[5]    | N7  | REFCLKP[0]  |
| C1  | PERP[8]     | F8  | DGND        | K1  | PERP[10]       | N8  | REXT_GND[0] |
| C2  | PERN[8]     | F9  | DGND        | K2  | PERN[10]       | N9  | PETN[2]     |
| C3  | GPIO[6]     | F10 | DGND        | K3  | PL_512B/DBO[0] | N10 | PERN[2]     |
| C4  | GPIO[5]     | F11 | VDDC        | K4  | VDDC           | N11 | PETN[3]     |
| C5  | GPIO[4]     | F12 | CVDDR       | K5  | DGND           | N12 | PERN[3]     |
| C6  | AGND        | F13 | REFCLKOP[3] | K6  | DGND           | N13 | DWNRST_L[4] |
| C7  | NC          | F14 | REFCLKON[3] | K7  | DGND           | N14 | DWNRST_L[3] |
| C8  | AVDDH       | G1  | REFCLKN[2]  | K8  | DGND           | P1  | NC          |
| C9  | AGND        | G2  | REFCLKP[2]  | K9  | DGND           | P2  | CLKBUF_PD   |
| C10 | AGND        | G3  | AVDDH       | K10 | DGND           | P3  | PERP[0]     |
| C11 | CLKREQ_L[6] | G4  | AVDD        | K11 | SDA_I2C        | P4  | PETP[0]     |
| C12 | CLKREQ_L[5] | G5  | DGND        | K12 | EEDO           | P5  | PERP[1]     |
| C13 | CLKREQ_L[2] | G6  | DGND        | K13 | REFCLKOP[6]    | P6  | PETP[1]     |
| C14 | CLKREQ_L[1] | G7  | DGND        | K14 | REFCLKON[6]    | P7  | REFCLKN[0]  |
| D1  | PETP[8]     | G8  | DGND        | L1  | PETP[11]       | P8  | REXT[0]     |
| D2  | PETN[8]     | G9  | DGND        | L2  | PETN[11]       | P9  | PETP[2]     |
| D3  | GPIO[7]     | G10 | DGND        | L3  | DBO[1]         | P10 | PERP[2]     |
| D4  | VDDR        | G11 | VDDC        | L4  | VDDR           | P11 | PETP[3]     |
| D5  | VDDC        | G12 | CVDDR       | L5  | VDDC           | P12 | PERP[3]     |
| D6  | VDDC        | G13 | REFCLKIP    | L6  | VDDC           | P13 | DWNRST_L[2] |
| D7  | AVDD        | G14 | REFCLKIN    | L7  | AVDD           | P14 | DWNRST_L[1] |





# 4.2 PIN MAP of 196-PIN LBGA

|   | 1                  | 2 3                |                        | 4           | 5           | 6           | 7                  | 8                  | 9           | 10          | 11                  | 12                  | 13                  | 14                  | _ |
|---|--------------------|--------------------|------------------------|-------------|-------------|-------------|--------------------|--------------------|-------------|-------------|---------------------|---------------------|---------------------|---------------------|---|
| А | GPIO<br>[1]        | GPIO<br>[0]        | PERP<br>[7]            | PETP<br>[7] | PERP<br>[6] | PETP<br>[6] | REXT<br>[1]        | REFC<br>LKN<br>[1] | PETP<br>[5] | PERP<br>[5] | PETP<br>[4]         | PERP<br>[4]         | SHCL<br>_12C        | SHDA<br>_I2C        | А |
| В | GPIO<br>[3]        | GPIO<br>[2]        | PERN<br>[7]            | PETN<br>[7] | PERN<br>[6] | PETN<br>[6] | REXT<br>GND<br>[1] | REFC<br>LKP<br>[1] | PETN<br>[5] | PERN<br>[5] | PETN<br>[4]         | PERN<br>[4]         | SHPC<br>INT_<br>L   | CLK<br>REQ<br>_L[3] | В |
| C | PERP<br>[8]        | PERN<br>[8]        | GPIO<br>[6]            | GPIO<br>[5] | GPIO<br>[4] | AGND        | NC                 | AVDD<br>H          | AGND        | AGND        | CLK<br>REQ<br>_L[6] | CLK<br>REQ<br>_L[5] | CLK<br>REQ<br>_L[2] | CLK<br>REQ<br>_L[1] | с |
| D | PETP<br>[8]        | PETN<br>[8]        | GPIO<br>[7]            | VDDR        | VDDC        | VDDC        | AVDD               | AVDD               | VDDC        | VDDC        | VDDR                | CLK<br>REQ<br>_L[4] | REFC<br>LKOP<br>[1] | REFC<br>LKON<br>[1] | D |
| E | PERP<br>[9]        | PERN<br>[9]        | AGND                   | VDDC        | DGND        | DGND        | DGND               | DGND               | DGND        | DGND        | VDDC                | IREF                | REFC<br>LKOP<br>[2] | REFC<br>LKON<br>[2] | Е |
| F | PETP<br>[9]        | PETN<br>[9]        | AGND                   | VDDC        | DGND        | DGND        | DGND               | DGND               | DGND        | DGND        | VDDC                | CVDD<br>R           | REFC<br>LKOP<br>[3] | REFC<br>LKON<br>[3] | F |
| G | REFC<br>LKN<br>[2] | REFC<br>LKP<br>[2] | AVDD<br>H              | AVDD        | DGND        | DGND        | DGND               | DGND               | DGND        | DGND        | VDDC                | CVDD<br>R           | REFC<br>LKIP        | REFC<br>LKIN        | G |
| Н | REXT<br>[2]        | REXT<br>GND<br>[2] | NC                     | AVDD        | DGND        | DGND        | DGND               | DGND               | DGND        | DGND        | VDDC                | CVDD<br>R           | REFC<br>LKOP<br>[4] | REFC<br>LKON<br>[4] | Н |
| J | PETP<br>[10]       | PETN<br>[10]       | AGND                   | VDDC        | DGND        | DGND        | DGND               | DGND               | DGND        | DGND        | SCL<br>_I2C         | SWG_<br>LVL         | REFC<br>LKOP<br>[5] | REFC<br>LKON<br>[5] | J |
| K | PERP<br>[10]       | PERN<br>[10]       | PL_512<br>B/<br>DBO[0] | VDDC        | DGND        | DGND        | DGND               | DGND               | DGND        | DGND        | SDA<br>_I2C         | EEDO                | REFC<br>LKOP<br>[6] | REFC<br>LKON<br>[6] | к |
| L | PETP<br>[11]       | PETN<br>[11]       | DBO[1]                 | VDDR        | VDDC        | VDDC        | AVDD               | AVDD               | VDDC        | VDDC        | VDDR                | EECK                | REFC<br>LKOP<br>[7] | REFC<br>LKON<br>[7] | L |
| М | PERP<br>[11]       | PERN<br>[11]       | DBO[2]                 | DBO[3]      | AGND        | AGND        | AVDD<br>H          | NC                 | AGND        | AGND        | EEDI                | EECS_<br>L          | PERST<br>_L         | DWN<br>RST_<br>L[5] | М |
| N | DBO[4]             | NC                 | PERN<br>[0]            | PETN<br>[0] | PERN<br>[1] | PETN<br>[1] | REFC<br>LKP<br>[0] | REXT<br>GND<br>[0] | PETN<br>[2] | PERN<br>[2] | PETN<br>[3]         | PERN<br>[3]         | DWN<br>RST_<br>L[4] | DWN<br>RST_<br>L[3] | N |
| Р | NC                 | CLK<br>BUF<br>_PD  | PERP<br>[0]            | PETP<br>[0] | PERP<br>[1] | PETP<br>[1] | REFC<br>LKN<br>[0] | REXT<br>[0]        | PETP<br>[2] | PERP<br>[2] | PETP<br>[3]         | PERP<br>[3]         | DWN<br>RST_<br>L[2] | DWN<br>RST_<br>L[1] | Р |
|   | 1                  | 2                  | 3                      | 4           | 5           | 6           | 7                  | 8                  | 9           | 10          | 11                  | 12                  | 13                  | 14                  |   |

Figure 4-1 PI7C9X2G612GP Ball Assignment (Transparent Top View)





# **5** FUNCTIONAL DESCRIPTION

Multiple virtual PCI-to-PCI Bridges (VPPB), connected by a virtual PCI bus, reside in the Switch. Each VPPB contains the complete PCIe architecture layers that consist of the physical, data link, and transaction layer. The packets entering the Switch via one of VPPBs are first converted from serial bit-stream into parallel bus signals in physical layer, stripped off the link-related header by data link layer, and then relayed up to the transaction layer to extract out the transaction header. According to the address or ID embedded in the transaction header, the entire transaction packets are forwarded to the destination VPPB for formatting as a serial-type PCIe packet through the transmit circuits in the data link layer and physical layer. The following sections describe these function elements for processing PCIe packets within the Switch.

## 5.1 PHYSICAL LAYER CIRCUIT

The physical layer circuit design is based on the PHY Interface for PCI Express Architecture (PIPE). It contains Physical Media Attachment (PMA) and Physical Coding Sub-layer (PCS) blocks. PMA includes Serializer/ Deserializer (SERDES), PLL<sup>1</sup>, Clock Recovery module, receiver detection circuits, beacon transmitter, electrical idle detector, and input/output buffers. PCS consists of framer, 8B/10B encoder/decoder, receiver elastic buffer, and PIPE PHY control/status circuitries. To provide the flexibility for port configuration, each lane has its own control and status signals for MAC to access individually. The main functions of physical layer circuits include the conversion between serial-link and parallel bus, provision of clock source for the Switch, resolving clock difference in receiver end, and detection of physical layer errors.

In order to meet the needs of different application, the drive amplitude, de-emphasis and equalization of each transmitting channels can be adjusted using EEPROM, SMBus or I2C individually. De-emphasis of -3.5 db is implemented by the transmitters when full swing signaling is used, while an offset can be individually applied to each channel.

### 5.1.1 RECEIVER DETECTION

The physical layer circuits implement receiver detection, which detects the presence of an attached 50 ohm to ground termination as per PCI Express Specification. The detect circuits determine if the voltage levels of the receiver have crossed the internal threshold after a configurable time determined by the Receiver Detection Threshold field in the Physical Parameter 2 Register (offset 7Ch, bit[6:4]) as listed in Table 5-1, which can be configured by EEPROM, SMBus or I2C settings.

| Receiver Detection<br>Threshold | Threshold            |
|---------------------------------|----------------------|
| 000                             | 1.0 us               |
| 001                             | 2.0 us               |
| 010                             | 4.0 us (Recommended) |
| 011                             | 5.0 us               |
| 100                             | 10 us                |
| 101                             | 20 us                |
| 110                             | 40 us                |
| 111                             | 50 us                |

#### Table 5-1 Receiver Detection Threshold Settings

<sup>&</sup>lt;sup>1</sup> Multiple lanes could share the PLL.





### 5.1.2 RECEIVER SIGNAL DETECTION

Receiver signal idling is detected with levels above a programmable threshold specified by Receiver Signal Detect field in the Physical Parameter 2 Register (Offset 7Ch, bit[21:20]) as listed in Table 5-2, which can be configured on a per-port basis via EEPROM, SMBus or I2C settings.

#### Table 5-2 Receiver Signal Detect Threshold

| Receiver Signal Detect | Min (mV ppd) | Max (mV ppd) |
|------------------------|--------------|--------------|
| 00                     | 50           | 80           |
| 01 (Recommended)       | 65           | 175          |
| 10                     | 75           | 200          |
| 11                     | 120          | 240          |

### 5.1.3 RECEIVER EQUALIZATION

The receiver implements programmable equalizer via the Receiver Equalization field in the Physical Parameter 2 Register (Offset 7Ch, bit[25:22]) as listed in Table 5-3, which can be configured on a per-port basis via EEPROM, SMBus or I2C settings.

#### Table 5-3 Receiver Equalization Settings

| <b>Receiver Equalization</b> | Equalization |
|------------------------------|--------------|
| 0000                         | Off          |
| 0010                         | Low          |
| 0110 (Recommended)           | Medium       |
| 1110                         | High         |

### 5.1.4 TRANSMITTER SWING

The PCI Express transmitters support implementations of both full voltage swing and half (low) voltage swing. In full swing signaling mode, the transmitters implement de-emphasis, while in half swing mode, the transmitters do not. The Transmitter Swing field in the Physical Parameter 2 Register (offset 7Ch, Bit[30]) is used for the selection of full swing signaling or half swing signaling, which can be configured on a per-port basis via EEPROM, SMBus or I2C settings.

| <b>Table 5-4 Transmitter</b> | Swing Settings |
|------------------------------|----------------|
|------------------------------|----------------|

| Transmitter Swing | Mode               | De-emphasis     |
|-------------------|--------------------|-----------------|
| 0                 | Full Voltage Swing | Implemented     |
| 1                 | Half Voltage Swing | Not implemented |

### 5.1.5 DRIVE AMPLITUDE AND DE-EMPHASIS SETTINGS

Depending on the operation condition (voltage swing and de-emphasis condition), one of the Drive Amplitude Base Level fields in the Switch Operation Mode Register (offset 74h) and one of the Drive De-Emphasis Base Level fields in the Physical Parameter 1 Register (offset 78h) are active for configuration of the amplitude and de-emphasis.

The final drive amplitude and drive de-emphasis are the summation of the base level value and the offset value. The offset value for drive amplitude is 25 mV pd, and 6.25 mV pd for drive de-emphasis.





The driver output waveform is the synthesis of amplitude and de-emphasis as shown in Figure 5-1. The driver amplitude without de-emphasis is specified as a peak differential voltage level (mVpd), and the driver de-emphasis modifies the driver amplitude.



Figure 5-1 Driver Output Waveform

## 5.1.6 DRIVE AMPLITUDE

Only one of the Drive Amplitude Level field in the Switch Operation Mode Register (offset 74h, bit[20:16], bit[25:21] and bit[30:26]) listed in Table 5-5 is active depending on the de-emphasis and swing condition. The settings and the corresponding values of the amplitude level are listed in Table 5-6, which can be configured by EEPROM, SMBus or I2C settings.

Table 5-5 Drive Amplitude Base Level Registers

| Active Register                 | <b>De-Emphasis Condition</b> | Swing Condition |
|---------------------------------|------------------------------|-----------------|
| Drive Amplitude Level (3P5 Nom) | -3.5 db                      | Full            |
| Drive Amplitude Level (6P0 Nom) | -6.0 db                      | Full            |
| Drive Amplitude Level (Half)    | N/A                          | Half            |

Table 5-6 Drive Amplitude Base Level Settings

| Setting | Amplitude<br>(mV pd) | Setting | Amplitude<br>(mV pd) | Setting | Amplitude<br>(mV pd) |
|---------|----------------------|---------|----------------------|---------|----------------------|
| 00000   | 0                    | 00111   | 175                  | 01110   | 350                  |
| 00001   | 25                   | 01000   | 200                  | 01111   | 375                  |
| 00010   | 50                   | 01001   | 225                  | 10000   | 400                  |
| 00011   | 75                   | 01010   | 250                  | 10001   | 425                  |
| 00100   | 100                  | 01011   | 275                  | 10010   | 450                  |
| 00101   | 125                  | 01100   | 300                  | 10011   | 475                  |
| 00110   | 150                  | 01101   | 325                  | Others  | Reserved             |

Note:

1. Nominal levels. Actual levels will vary with temperature, voltage and board effects.

2. The maximum nominal amplitude of the output driver is 475 mV pd. Combined values of driver amplitude and de-emphasis greater than 475 mV pd should be avoided.

3. At higher amplitudes, actual swings will be less than the theoretical value due to process variations and environment factors, such as voltage overhead compression, package losses, board losses, and other effects.





### 5.1.7 DRIVE DE-EMPHASIS

The Drive De-Emphasis Level field in the Physical Parameter 1 Register (Offset 78h, bit[20:16]) listed in Table 5-7 controls the de-emphasis base level. The settings and the corresponding values of the de-emphasis level are listed in Table 5-8, which can be configured by EEPROM, SMBus or I2C settings.

#### Table 5-7 Drive De-Emphasis Base Level Register

| Register                | De-Emphasis Condition |
|-------------------------|-----------------------|
| C_EMP_POST_GEN1_3P5_NOM | -3.5 db               |
| C_EMP_POST_GEN2_3P5_NOM | -3.5 db               |
| C_EMP_POST_GEN2_6P0_NOM | -6.0 db               |

| Setting | De-Emphasis<br>(mV pd) | Setting | De-Emphasis<br>(mV pd) | Setting | De-Emphasis<br>(mV pd) |
|---------|------------------------|---------|------------------------|---------|------------------------|
| 00000   | 0.0                    | 01011   | 69.0                   | 10110   | 137.5                  |
| 00001   | 6.0                    | 01100   | 75.0                   | 10111   | 144.0                  |
| 00010   | 12.5                   | 01101   | 81.0                   | 11000   | 150.0                  |
| 00011   | 19.0                   | 01110   | 87.0                   | 11001   | 156.0                  |
| 00100   | 25.0                   | 01111   | 94.0                   | 11010   | 162.5                  |
| 00101   | 31.0                   | 10000   | 100.0                  | 11011   | 169.0                  |
| 00110   | 37.5                   | 10001   | 106.0                  | 11100   | 175.0                  |
| 00111   | 44.0                   | 10010   | 112.5                  | 11101   | 181.0                  |
| 01000   | 50.0                   | 10011   | 119.0                  | 11110   | 187.5                  |
| 01001   | 56.0                   | 10100   | 125.0                  | 11111   | 194.0                  |
| 01010   | 62.5                   | 10101   | 131.0                  | -       | -                      |

#### **Table 5-8 Drive De-Emphasis Base Level Settings**

Note:

1. Nominal levels. Actual levels will vary with temperature, voltage and board effects.

2. The maximum nominal amplitude of the output driver is 475 mV pd. Combined values of driver amplitude and de-emphasis greater than 475 mV pd should be avoided.

3. At higher amplitudes, actual swings will be less than the theoretical value due to process variations and environment factors, such as voltage overhead compression, package losses, board losses, and other effects.

# 5.1.8 TRANSMITTER ELECTRICAL IDLE LATENCY

After the last character of the PCI Express transmission, the output current is reduced, and a differential voltage of less than 20 mV with common mode of VTX-CM-DC is established within 20 UI. This delay time is programmable via Transmitter PHY Latency field in the Physical Parameter 2 Register (Offset 7Ch, bit[3:0]), which can be configured by EEPROM settings.

## 5.2 DATA LINK LAYER (DLL)

The Data Link Layer (DLL) provides a reliable data transmission between two PCI Express points. An ACK/NACK protocol is employed to guarantee the integrity of the packets delivered. Each Transaction Layer Packet (TLP) is protected by a 32-bit LCRC for error detection. The DLL receiver performs LCRC calculation to determine if the incoming packet is corrupted in the serial link. If an LCRC error is found, the DLL transmitter would issue a NACK data link layer packet (DLLP) to the opposite end to request a re-transmission, otherwise an ACK DLLP would be sent out to acknowledge on reception of a good TLP.

In the transmitter, a retry buffer is implemented to store the transmitted TLPs whose corresponding ACK/NACK DLLP have not been received yet. When an ACK is received, the TLPs with sequence number equals to and smaller than that carried in the ACK would be flushed out from the buffer. If a NACK is received or no ACK/NACK is returned from the link partner after the replay timer expires, then a replay mechanism built in DLL transmitter is triggered to re-transmit the corresponding packet that receives NACK or time-out and any other TLP transmitted after that packet.





Meanwhile, the DLL is also responsible for the initialization, updating, and monitoring of the flow-control credit. All of the flow control information is carried by DLLP to the other end of the link. Unlike TLP, DLLP is guarded by 16-bit CRC to detect if data corruption occurs.

In addition, the Media Access Control (MAC) block, which is consisted of LTSSM, multiple lanes de-skew, scrambler/descrambler, clock correction from inserting skip order-set, and PIPE-related control/status circuits, is implemented to interface physical layer with data link layer.

# 5.3 TRANSACTION LAYER RECEIVE BLOCK (TLP DECAPSULATION)

The receiving end of the transaction layer performs header information retrieval and TC/VC mapping (see section 5.5), and it validates the correctness of the transaction type and format. If the TLP is found to contain an illegal header or the indicated packet length mismatches with the actual packet length, then a Malformed TLP is reported as an error associated with the receiving port. To ensure end-to-end data integrity, a 32-bit ECRC is checked against the TLP at the receiver if the digest bit is set in header.

## 5.4 ROUTING

The transaction layer implements three types of routing protocols: ID-based, address-based, and implicit routing. For configuration reads, configuration writes, transaction completion, and user-defined messages, the packets are routed by their destination ID constituted of bus number, device number, and function number. Address routing is employed to forward I/O or memory transactions to the destination port, which is located within the address range indicated by the address field carried in the packet header. The packet header indicates the packet types including memory read, memory write, IO read, IO write, Message Signaling Interrupt (MSI) and user-defined message. Implicit routing is mainly used to forward system message transactions such as virtual interrupt line, power management, and so on. The message type embedded in the packet header determines the routing mechanism.

If the incoming packet cannot be forwarded to any other port due to a miss to hit the defined address range or targeted ID, this is considered as Unsupported Request (UR) packet, which is similar to a master abort event in PCI protocol.

## 5.5 TC/VC MAPPING

The 3-bit TC field defined in the header identifies the traffic class of the incoming packets. To enable the differential service, a TC/VC mapping table at destination port that is pre-programmed by system software or EEPROM pre-load is utilized to cast the TC labeled packets into the desired virtual channel. Note that TC0 traffic is mapped into VC0 channel by default. After the TC/VC mapping, the receive block dispatches the incoming request, completion, or data into the appropriate VC0 and VC1 queues.

## 5.6 QUEUE

In PCI Express, it defines six different packet types to represent request, completion, and data. They are respectively Posted Request Header (PH), Posted Request Data payload (PD), Non-Posted Request Header (NPH), Non-Posted Data Payload (NPD), Completion Header (CPLH) and Completion Data payload (CPLD). Each packet with different type would be put into a separate queue in order to facilitate the following ordering processor. Since NPD usually contains one DW, it can be merged with the corresponding NPH into a common queue named NPHD. Except NPHD, each virtual channel (VC0 or VC1) has its own corresponding packet header and data queue. When only VC0 is needed in some applications, VC1 can be disabled and its resources assigned to VC0 by asserting VC1\_EN (Virtual Channel 1 Enable) to low.





### 5.6.1 PH

PH queue provides TLP header spaces for posted memory writes and various message request headers. Each header space occupies sixteen bytes to accommodate 3 DW or 4 DW headers. There are two PH queues for VC0 and VC1 respectively.

### 5.6.2 PD

PD queue is used for storing posted request data. If the received TLP is of the posted request type and is determined to have payload coming with the header, the payload data would be put into PD queue. There are two PD queues for VC0 and VC1 respectively.

### 5.6.3 NPHD

NPHD queue provides TLP header spaces for non-posted request packets, which include memory read, IO read, IO write, configuration read, and configuration write. Each header space takes twenty bytes to accommodate a 3-DW header, s 4-DW header, s 3-WD header with 1-DW data, and a 4-DW header with 1-DW data. There is only one NPHD queue for VC0, since non-posted request cannot be mapped into VC1.

### 5.6.4 CPLH

CPLH queue provides TLP header space for completion packets. Each header space takes twelve bytes to accommodate a 3-DW header. Please note that there are no 4-DW completion headers. There are two CPLH queues for VC0 and VC1 respectively.

### 5.6.5 CPLD

CPLD queue is used for storing completion data. If the received TLP is of the completion type and is determined to have payload coming with the header, the payload data would be put into CPLD queue. There are two CPLD queues for VC0 and VC1 respectively.

### 5.7 TRANSACTION ORDERING

Within a VPPB, a set of ordering rules is defined to regulate the transactions on the PCI Express Switch including Memory, IO, Configuration and Messages, in order to avoid deadlocks and to support the Producer-Consumer model. The ordering rules defined in table 5-9 apply within a single Traffic Class (TC). There is no ordering requirement among transactions within different TC labels. Since the transactions with the same TC label are not allowed to map into different virtual channels, it implies no ordering relationship between the traffic in VC0 and VC1.

| Row Pass Column                | Posted<br>Request   | Read<br>Request  | Non-posted Write<br>Request | Read<br>Completion | Non-posted Write<br>Completion |
|--------------------------------|---------------------|------------------|-----------------------------|--------------------|--------------------------------|
| Posted Request                 | Yes/No <sup>1</sup> | Yes <sup>5</sup> | Yes <sup>5</sup>            | Yes <sup>5</sup>   | Yes <sup>5</sup>               |
| Read Request                   | No <sup>2</sup>     | Yes              | Yes                         | Yes                | Yes                            |
| Non-posted Write Request       | No <sup>2</sup>     | Yes              | Yes                         | Yes                | Yes                            |
| Read Completion                | Yes/No <sup>3</sup> | Yes              | Yes                         | Yes                | Yes                            |
| Non-Posted Write<br>Completion | Yes <sup>4</sup>    | Yes              | Yes                         | Yes                | Yes                            |

| Table 5-9 | Summary | of PCI | <b>Express</b> | Ordering Rules |
|-----------|---------|--------|----------------|----------------|
|           |         |        |                |                |





1. When the Relaxed Ordering Attribute bit is cleared, the Posted Request transactions including memory write and message request must complete on the egress bus of VPPB in the order in which they are received on the ingress bus of VPPB. If the Relaxed Ordering Attribute bit is set, the Posted Request is permitted to pass over other Posted Requests occurring before it.

2. A Read Request transmitting in the same direction as a previously queued Posted Request transaction must push the posted write data ahead of it. The Posted Request transaction must complete on the egress bus before the Read Request can be attempted on the egress bus. The Read transaction can go to the same location as the Posted data. Therefore, if the Read transaction were to pass the Posted transaction, it would return stale data.

3. When the Relaxed Ordering Attribute bit is cleared, a Read completion must "pull" ahead of previously queued posted data transmitting in the same direction. In this case, the read data transmits in the same direction as the posted data, and the requestor of the read transaction is on the same side of the VPPB as the completer of the posted transaction. The posted transaction must deliver to the completer before the read data is returned to the requestor. If the Relaxed Ordering Attribute bit is set, then a read completion is permitted to pass a previously queued Memory Write or Message Request.

4. Non-Posted Write Completions are permitted to pass a previous Memory Write or Message Request transaction. Such transactions are actually transmitting in the opposite directions and hence have no ordering relationship.

5. Posted Request transactions must be given opportunities to pass Non-posted Read and Write Requests as well as Completions. Otherwise, deadlocks may occur when some older bridges, which do not support delayed transactions are mixed with PCIe Switch in the same system. A fairness algorithm is used to arbitrate between the Posted Write queue and the Non-posted transaction queue

## 5.8 PORT ARBITRATION

Among multiple ingress ports, the port arbitration built in the egress port determines which incoming packets to be forwarded to the output port. The arbitration algorithm contains hardware fixed Round Robin, 128-phase Weighted Round-Robin and programmable 128-phase time-based WRR. The port arbitration is held within the same VC channel. It means that each port has two port arbitration circuitries for VC0 and VC1 respectively. At the upstream ports, in addition to the inter-port packets, the intra-port packet such as configurations completion would also join the arbitration loop to get the service from Virtual Channel 0.

## 5.9 VC ARBITRATION

After port arbitration, VC arbitration is executed among different VC channels within the same source. Three arbitration algorithms are provided to choose the appropriate VC: Strict Priority, Round Robin or Weighted Round Robin.

## 5.10 FLOW CONTROL

PCI Express employs Credit-Based Flow Control mechanism to make buffer utilization more efficient. The transaction layer transmitter ensures that it does not transmit a TLP to an opposite receiver unless the receiver has enough buffer space to accept the TLP. The transaction layer receiver has the responsibility to advertise the free buffer space to an opposite transmitter to avoid packet stale. In this Switch, each port has its own separate queues for different traffic types and the credits are sent to data link layer on the fly. The data link layer compares the current available credits with the monitored ones and reports the updated credit to the counterpart. If no new credit is acquired, the credit reported is scheduled for every 30 us to prevent the link from entering retrain. On the other hand, the receiver at each egress port gets the usable credits from the opposite end in a link. The output port broadcasts them to all the other ingress ports to get packet transmission.





# 5.11 TRANSATION LAYER TRANSMIT BLOCK (TLP ENCAPSULATION)

The transmit portion of transaction layer performs the following functions. They construct the all types of forwarded TLP generated from VC arbiter, respond with the completion packets when the local resource (i.e. configuration register) is accessed, and regenerate the message that terminates at receiver to RC if acting as an upstream port.



# 6 EEPROM INTERFACE AND SYSTEM MANAGEMENT/I2C BUS

The EEPROM interface consists of four pins: EECK (EEPROM clock), EEDI (EEPROM serial data input), EEDO (EEPROM serial data output) and EECS (EEPROM chip select). The Switch may control a Microchip 25LC128 or compatible SPI EEPROM parts. The EEPROM is used to initialize a number of registers before enumeration. This is accomplished after PERST\_L is de-asserted, at which time the data from the EEPROM is loaded. The EEPROM interface is organized into a 16-bit base, and the Switch supplies an 8-bit EEPROM word address.

The System Management Bus interface consists of two pins: SMBCLK (System Management Bus Clock input) and SMBDATA (System Management Bus Data input/ output).

### 6.1 EEPROM INTERFACE

### 6.1.1 AUTO MODE EEPROM ACCESS

The Switch may access the EEPROM in a WORD format by utilizing the auto mode through a hardware sequencer. The EEPROM start-control, address, and read/write commands can be accessed through the configuration register. Before each access, the software should check the Autoload Status bit before issuing the next start.

### 6.1.2 EEPROM MODE AT RESET

During a reset, the Switch will automatically load the information/data from the EEPROM if the automatic load condition is met. The first offset in the EEPROM contains a signature. If the signature is recognized, the autoload initiates right after the reset.

During the autoload, the Bridge will read sequential words from the EEPROM and write to the appropriate registers. Before the Bridge registers can be accessed through the host, the autoload condition should be verified by reading bit [4] offset A0h (EEPROM Autoload Status). The host access is allowed only after the status of this bit is set to '1' which indicates that the autoload initialization sequence is complete.

### 6.1.3 EEPROM SPACE ADDRESS MAP

| 15 - 8                        | 7 - 0                                                | BYTE OFFSET |  |
|-------------------------------|------------------------------------------------------|-------------|--|
| EEPROM Sign                   | EEPROM Signature (1516h)                             |             |  |
| Vend                          | or ID                                                | 02h         |  |
| Devie                         | ce ID                                                | 04h         |  |
| Miscellaneous Paran           | meter 0 for Port 0~5                                 | 06h         |  |
| Subsystem                     | Vender ID                                            | 08h         |  |
| Subsys                        | tem ID                                               | 0Ah         |  |
| Miscellaneous Parat           | meter 1 for Port 0~5                                 | 0Ch         |  |
| PHY TX Margin Pa              | rameter for Port 0~5                                 | 0Eh         |  |
| PHY Parameter                 | r 0 for Port 0~5                                     | 10h         |  |
| PHY Parameter                 | PHY Parameter 1 for Port 0~5                         |             |  |
| PHY parameter                 | PHY parameter 2/3 for Port 0~5                       |             |  |
| XPIP_CSR4[15                  | :0] for Port 0~5                                     | 16h         |  |
| XPIP_CSR4[31                  | :16] for Port 0~5                                    | 18h         |  |
| XPIP_CSR5[15                  | :0] for Port 0~5                                     | 1Ah         |  |
| BUFFER_CTRL[7:0] for Port 0~5 | XPIP_CSR5[23:16] for Port 0~5                        | 1Ch         |  |
| MAC_CTR/PHY Par               | MAC_CTR/PHY Parameter 3 for Port 0~5                 |             |  |
| XPIP_CSR2[14:12][10:0]/D      | XPIP CSR2[14:12][10:0]/Deskew mode select for Port 0 |             |  |
| XPIP_CSR2[14:12][10:0]/D      | eskew mode select for Port 1                         | 22h         |  |





| 15-8                                           | 7-0                                                            | BYTE OFFSET |  |
|------------------------------------------------|----------------------------------------------------------------|-------------|--|
|                                                | /Deskew mode select for Port 2                                 | 24h         |  |
| XPIP CSR2[14:12][10:0]                         | 26h                                                            |             |  |
| XPIP CSR2[14:12][10:0]                         | 28h                                                            |             |  |
| XPIP CSR2[14:12][10:0]                         | 2Ah                                                            |             |  |
|                                                | eserved                                                        | 2Ch-2Eh     |  |
| PHY Paramet                                    | er2[30:16] for Port 0                                          | 30h         |  |
|                                                | er2[30:16] for Port 1                                          | 32h         |  |
| PHY Paramet                                    | er2[30:16] for Port 2                                          | 34h         |  |
|                                                | er2[30:16] for Port 3                                          | 36h         |  |
| PHY Paramet                                    | er2[30:16] for Port 4                                          | 38h         |  |
| PHY Paramet                                    | er2[30:16] for Port 5                                          | 3Ah         |  |
| R                                              | eserved                                                        | 3Ch-3Eh     |  |
|                                                | ectable De-emphasis/XPIP_CSR2[11]/TL_CSR[9:8] for<br>Port 0    | 40h         |  |
|                                                | ectable De-emphasis/XPIP_CSR2[11]/TL_CSR[9:8] for<br>Port 1    | 42h         |  |
|                                                | ectable De-emphasis/XPIP_CSR2[11]/TL_CSR[9:8] for<br>Port 2    | 44h         |  |
| PHY Parameter 2[12:8]/PHY Parameter 3[6:0]/Sel | ectable De-emphasis/XPIP_CSR2[11]/TL_CSR[9:8] for<br>Port 3    | 46h         |  |
| PHY Parameter 2[12:8]/PHY Parameter 3[6:0]/Sel | ectable De-emphasis/XPIP_CSR2[11]/TL_CSR[9:8] for<br>Port 4    | 48h         |  |
| PHY Parameter 2[12:8]/PHY Parameter 3[6:0]/Sel | ectable De-emphasis/XPIP_CSR2[11]/TL_CSR[9:8] for<br>Port 5    | 4Ah         |  |
|                                                | eserved                                                        | 4Ch-4Eh     |  |
| PM Data for Port 0                             | PM Capability for Port 0                                       | 50h         |  |
| PM Data for Port 1                             | PM Capability for Port 1                                       | 52h         |  |
| PM Data for Port 2                             | PM Capability for Port 2                                       | 54h         |  |
| PM Data for Port 3                             | PM Capability for Port 3                                       | 56h         |  |
| PM Data for Port 4                             | PM Capability for Port 4                                       | 58h         |  |
| PM Data for Port 5                             | PM Capability for Port 5                                       | 5Ah         |  |
|                                                | eserved                                                        | 5Ch-5Eh     |  |
| TC/VC Map for Port 0 (VC0)                     | Slot Clock/LPVC Count/Port Num for Port 0                      | 60h         |  |
| TC/VC Map for Port 1 (VC0)                     | Slot Implemented/Slot Clock/LPVC Count/ Port Num<br>for Port 1 | 62h         |  |
| TC/VC Map for Port 2 (VC0)                     | Slot Implemented/Slot Clock/LPVC Count/ Port Num<br>for Port 2 | 64h         |  |
| TC/VC Map for Port 3 (VC0)                     | Slot Implemented/Slot Clock/LPVC Count/ Port Num<br>for Port 3 | 66h         |  |
| TC/VC Map for Port 4 (VC0)                     | Slot Implemented/Slot Clock/LPVC Count/ Port Num<br>for Port 4 | 68h         |  |
| TC/VC Map for Port 5 (VC0)                     | Slot Implemented/Slot Clock/LPVC Count/ Port Num<br>for Port 5 | 6Ah         |  |
|                                                | eserved                                                        | 6Ch-6Eh     |  |
|                                                | pability Register for Port 0                                   | 70h         |  |
|                                                | pability Register for Port 1                                   | 72h         |  |
|                                                | pability Register for Port 2                                   | 74h         |  |
|                                                | pability Register for Port 3                                   | 76h         |  |
|                                                | pability Register for Port4                                    | 78h         |  |
| Power Budgeting Ca                             | pability Register for Port 5                                   | 7Ah         |  |
| R                                              | eserved                                                        | 7Ch-7Eh     |  |
| XPIP_CSR5[31:24] for Port 0                    | PM Control Para/Rx Polarity/VGA Decode for Port 0              | 80h         |  |
| XPIP_CSR5[31:24] for Port 1                    | PM Control Para/Rx Polarity/VGA Decode for Port 1              | 82h         |  |
| XPIP_CSR5[31:24] for Port 2                    | PM Control Para/Rx Polarity/VGA Decode for Port 2              | 84h         |  |
| XPIP_CSR5[31:24] for Port 3                    | PM Control Para/Rx Polarity/VGA Decode for Port 3              | 86h         |  |
| XPIP_CSR5[31:24] for Port 4                    | PM Control Para/Rx Polarity/VGA Decode for Port 4              | 88h         |  |
| XPIP_CSR5[31:24] for Port 5                    | PM Control Para/Rx Polarity/VGA Decode for Port 5              | 8Ah         |  |
| R                                              | 8Ch-90h<br>92h                                                 |             |  |
|                                                | Slot Capability 0 for Port 1                                   |             |  |
| Slot Capab                                     | 94h                                                            |             |  |
|                                                | bility 0 for Port 3                                            | 96h         |  |
| 1                                              | bility 0 for Port 4                                            | 98h         |  |
|                                                | pility 0 for Port 5                                            | 9Ah         |  |
|                                                | eserved                                                        | 9Ch-A0h     |  |
| Slot Canab                                     | bility 1 for Port 1                                            | A2h         |  |







| 15 - 8                                       | 7 – 0                                                     | BYTE OFFSET       |  |
|----------------------------------------------|-----------------------------------------------------------|-------------------|--|
|                                              | apability 1 for Port 2                                    | A4h               |  |
| Slot C                                       | apability 1 for Port 3                                    | A6h               |  |
| Slot C                                       | apability 1 for Port 4                                    | A8h               |  |
| Slot C                                       | Slot Capability 1 for Port 5                              |                   |  |
|                                              | Reserved                                                  | ACh-AEh           |  |
|                                              | CSR3[15:0] for Port 0                                     | B0h               |  |
|                                              | CSR3[15:0] for Port 1                                     | B2h               |  |
|                                              | CSR3[15:0] for Port 2                                     | B4h               |  |
|                                              | CSR3[15:0] for Port 3                                     | B6h               |  |
|                                              | CSR3[15:0] for Port 4                                     | B8h               |  |
| XPIP_0                                       | CSR3[15:0] for Port 5                                     | BAh               |  |
| VDID (                                       | Reserved                                                  | BCh-BEh<br>C0h    |  |
|                                              | CSR3[31:16] for Port 0                                    |                   |  |
|                                              | 2SR3[31:16] for Port 1<br>2SR3[31:16] for Port 2          | C2h<br>C4h        |  |
|                                              | SR3[31:16] for Port 2                                     | C4h               |  |
|                                              | SR3[31:16] for Port 4                                     | C8h               |  |
|                                              | SR3[31:16] for Port 5                                     | CAh               |  |
| APIP_C                                       | Reserved                                                  | CAn<br>CCh-CEh    |  |
| DEV TS CTD/D                                 | play Time-out Counter for Port 0                          | D0h               |  |
|                                              | play Time-out Counter for Port 1                          | D0h               |  |
|                                              | eplay Time-out Counter for Port 2                         | D2h<br>D4h        |  |
| REV_15_CTR/R                                 | eplay Time-out Counter for Port 3                         | D4h<br>D6h        |  |
|                                              | eplay Time-out Counter for Port 4                         | D8h               |  |
|                                              | eplay Time-out Counter for Port 5                         | DAh               |  |
|                                              | Reserved                                                  | DCh-DEh           |  |
| Acknowledg                                   | ye Latency Timer for Port 0                               | E0h               |  |
|                                              | the Latency Timer for Port 1                              | E2h               |  |
|                                              | the Latency Timer for Port 2                              | E4h               |  |
|                                              | e Latency Timer for Port 3                                | E6h               |  |
|                                              | e Latency Timer for Port 4                                | E8h               |  |
|                                              | e Latency Timer for Port 5                                | EAh               |  |
|                                              | Reserved                                                  | ECh-EEh           |  |
| XPIP_CSR6[23:16][11:                         | XPIP CSR6[23:16][11:10]/Device Specific PM Cap for Port 0 |                   |  |
| XPIP_CSR6[23:16][11:                         | XPIP_CSR6[23:16][11:10]/Device Specific PM Cap for Port 1 |                   |  |
| XPIP_CSR6[23:16][11:                         | 10]/Device Specific PM Cap for Port 2                     | F4h               |  |
|                                              | 10]/Device Specific PM Cap for Port 3                     | F6h               |  |
|                                              | 10]/Device Specific PM Cap for Port 1                     | F8h               |  |
| XPIP_CSR6[23:16][11:                         | 10]/Device Specific PM Cap for Port 2                     | FAh               |  |
|                                              | Reserved                                                  | FCh-FEh           |  |
| TC/VC Map for Port 0 (VC1)                   | VC1 MAX Time Slot for Port 0                              | 100h              |  |
| TC/VC Map for Port 1 (VC1)                   | VC1 MAX Time Slot for Port 1                              | 102h              |  |
| TC/VC Map for Port 2 (VC1)                   | VC1 MAX Time Slot for Port 2                              | 104h              |  |
| TC/VC Map for Port 3 (VC1)                   | VC1 MAX Time Slot for Port 3                              | 106h              |  |
| TC/VC Map for Port 4 (VC1)                   | VC1 MAX Time Slot for Port 4                              | 108h              |  |
| TC/VC Map for Port 5 (VC1)                   | VC1 MAX Time Slot for Port 5                              | 10Ah              |  |
| LTSSM CSR for Port 0                         | Reserved                                                  | 10Ch-10Eh<br>110h |  |
| LISSM_CSR for Port 0<br>LTSSM_CSR for Port 1 | L1PM for Port 0<br>L1PM for Port 1                        | 110h<br>112h      |  |
| LTSSM_CSR for Port 1<br>LTSSM_CSR for Port 2 | LIPM for Port 1<br>L1PM for Port 2                        | 112h<br>114h      |  |
| LTSSM_CSR for Port 2<br>LTSSM_CSR for Port 3 | LIPM for Port 2<br>L1PM for Port 3                        | 114n<br>116h      |  |
| LTSSM_CSR for Port 4                         | LIPM for Port 4                                           | 118h              |  |
| LTSSM_CSR for Port 5                         | L1PM for Port 5                                           | 11Ah              |  |
| ETSEM_CORTON FOR 5                           | Reserved                                                  | 11Ch-11Eh         |  |
| Hotn                                         | lug CSR for Port 0                                        | 120h              |  |
|                                              | lug CSR for Port 1                                        | 120h              |  |
|                                              | lug CSR for Port 2                                        | 122h              |  |
|                                              | lug CSR for Port 3                                        | 126h              |  |
| 1                                            | lug CSR for Port 4                                        | 120h              |  |
| 1                                            | lug CSR for Port 5                                        | 120h              |  |
|                                              | Reserved                                                  | 12Ch-12Eh         |  |
| MA                                           | C CSR1 for Port 0                                         | 130h              |  |
|                                              | C_CSR1 for Port 1                                         | 132h              |  |
|                                              |                                                           | 134h              |  |





| 15-8                           | 7 – 0                          | BYTE OFFSET |  |  |
|--------------------------------|--------------------------------|-------------|--|--|
| MAC_CSR                        | MAC CSR1 for Port 3            |             |  |  |
| MAC_CSR                        | MAC CSR1 for Port 4            |             |  |  |
| MAC_CSR                        | .1 for Port 5                  | 13Ah        |  |  |
| Rese                           | erved                          | 13Ch-13Eh   |  |  |
| CPLD Flow C                    | Control Enable                 | 140h        |  |  |
| X1 CPLD Flow C                 | Control Threshold              | 142h        |  |  |
| X2 CPLD Flow C                 | Control Threshold              | 144h        |  |  |
| X4 CPLD Flow C                 | Control Threshold              | 146h        |  |  |
| Rese                           | erved                          | 148h~14Eh   |  |  |
| Power Saving D                 | Disable for Port0              | 150h        |  |  |
| Power Saving D                 |                                | 152h        |  |  |
| Power Saving D                 | Disable for Port2              | 154h        |  |  |
| Power Saving D                 | Disable for Port3              | 156h        |  |  |
| Power Saving Disable for Port4 |                                | 158h        |  |  |
| Power Saving D                 | Power Saving Disable for Port5 |             |  |  |
| Rese                           | erved                          | 15Ch-15Eh   |  |  |

# 6.1.4 MAPPING EEPROM CONTENTS TO CONFIGURATION REGISTERS

| ADDRESS    | PCI CFG OFFSET                          | DESCRIPTION                                                                                                               |
|------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| 00h        |                                         | EEPROM signature – 1516h                                                                                                  |
| 02h        | 00h~01h                                 | Vendor ID                                                                                                                 |
| 04h        | 02h ~ 03h                               | Device ID                                                                                                                 |
| 06h        | 144h (Port 0~5)                         | Extended VC Count for Port 0~5                                                                                            |
|            | 144h: Bit [0]                           | <ul> <li>Bit [0]: it represents the supported VC count other than the default VC</li> </ul>                               |
|            |                                         |                                                                                                                           |
|            |                                         | Link Capability for Port 0~5                                                                                              |
|            | CCh (Port 0~5)                          | <ul> <li>Bit [3:1]: it represents L0s Exit Latency for all ports</li> </ul>                                               |
|            | CCh: Bit [14:12]                        | <ul> <li>Bit [6:4]: it represents L1 Exit Latency for all ports</li> </ul>                                                |
|            | CCh: Bit [17:15]                        | <ul> <li>Bit [7]: clock pm capability for all ports</li> </ul>                                                            |
|            | CCh: Bit[18]                            |                                                                                                                           |
|            |                                         | Switch Mode Operation for Port 0                                                                                          |
|            | 74h (Port 0)                            | <ul> <li>Bit [8]: no ordering on packets for different egress port mode</li> </ul>                                        |
|            | 74h: Bit [5]                            | <ul> <li>Bit [9]: no ordering on different tag of completion mode</li> </ul>                                              |
|            | 74h: Bit [6]                            | <ul> <li>Bit [10]: store and forward</li> </ul>                                                                           |
|            | 74h: Bit [0]                            | <ul> <li>Bit [12:11]: cut-through threshold</li> </ul>                                                                    |
|            | 74h: Bit [2:1]                          | <ul> <li>Bit [13]: port arbitrator mode</li> </ul>                                                                        |
|            | 74h: Bit [3]                            | <ul> <li>Bit [14]: credit Update mode</li> </ul>                                                                          |
|            | 74h: Bit [4]                            | <ul> <li>Bit [15]: non-post store and forward only mode</li> </ul>                                                        |
| 0.01       | 74h: Bit [7]                            |                                                                                                                           |
| 08h        | B4h ~ B5h                               | Subsystem Vender ID                                                                                                       |
| 0Ah<br>0Ch | $\frac{B6h \sim B7h}{G4L(B-4A-5)}$      | Subsystem ID                                                                                                              |
| UCh        | <b>C4h (Port 0~5)</b><br>C4h: Bit [1:0] | Max_Payload_Size Support for Port 0~5<br>Bit [1:0]: indicate the maximum payload size that the device can support for the |
|            | C4II. BIT [1.0]                         | • Bit [1.0], indicate the maximum payload size that the device can support for the TLP                                    |
|            |                                         | 1 L1                                                                                                                      |
|            | CCh (Port 0~5)                          | ASPM Support for Port 0~5                                                                                                 |
|            | CCh: Bit[11:10]                         | <ul> <li>Bit [3:2] : indicate the level of ASPM supported on the PCIe link</li> </ul>                                     |
|            |                                         |                                                                                                                           |
|            | C4h (Port 0~5)                          | Role Base Error Reporting for Port 0~5                                                                                    |
|            | C4h: Bit[15]                            | Bit [4] : indicate implement the role-base error reporting                                                                |
|            |                                         |                                                                                                                           |
|            | 70h (Port 0~5)                          | MSI Capability Disable for Port 0~5                                                                                       |
|            | 70h: Bit [14]                           | <ul> <li>Bit [5] : disable MSI capability</li> </ul>                                                                      |
|            |                                         |                                                                                                                           |
|            | 74h (Port 0~5)                          | Compliance Pattern Parity Control Disable for Port 0~5                                                                    |
|            | 74h: Bit [15]                           | <ul> <li>Bit [6] : disable compliance pattern parity</li> </ul>                                                           |
|            | 701 (D (0 5)                            |                                                                                                                           |
|            | 70h (Port 0~5)                          | Power Management Capability Disable for Port 0~5                                                                          |
|            | 70h: Bit [13]                           | <ul> <li>Bit [7] : disable power management capability</li> </ul>                                                         |
|            | 8Ch (Port 0~5)                          | ORDER RULE5 Enable for port 0~5                                                                                           |
|            | 8Ch (Port 0~5)<br>8Ch: Bit[5]           | Bit[8]: capability for post packet pass non-post packet                                                                   |
|            |                                         | Briloj. Capacinity foi post packet pass non-post packet                                                                   |
|            |                                         | 1                                                                                                                         |





| ADDRESS     | PCI CFG OFFSET                           | DESCRIPTION                                                                                             |
|-------------|------------------------------------------|---------------------------------------------------------------------------------------------------------|
| TIDDITILISS | CCh (Port 1~5)                           | Link Bandwidth Notification Capability for port 1~5                                                     |
|             | CCh: Bit [21]                            | Bit [9]: link bandwidth notification capability                                                         |
|             | 8Ch(Port 0~5)                            | Ordering Frozen for Port 0~5                                                                            |
|             | 8Ch: Bit [6]                             | <ul> <li>Bit [10]: freeze the ordering feature</li> </ul>                                               |
|             | 8Ch (Port 0~5)                           | TX SOF Latency Mode for Port 0~5                                                                        |
|             | 8Ch: Bit[0]                              | • Bit [11]: set to zero to shorten latency                                                              |
|             | CCh (Port 0~5)                           | Surprise Down Capability Enable for Port 0~5                                                            |
|             | CCh: Bit [19]                            | • Bit [12]: enable surprise down capability                                                             |
|             | 8Ch (Port 0~5)                           | Power Management's Data Select Register R/W Capability for Port 0~5                                     |
|             | 8Ch: Bit[1]                              | • Bit [13]: enable Data Select Register R/W                                                             |
|             | E4h (Port 0~5)                           | Flow Control Update Type LTR Capability Enable for Port 0~5                                             |
|             | E4h: Bit[12]                             | • Bit [14]: LTR capability enable                                                                       |
|             | 8Ch (Port 0~5)<br>8Ch: Bit[3]            | <ul> <li>4KB Boundary Check Enable for Port 0~5</li> <li>Bit [15]: enable 4KB boundary check</li> </ul> |
| 0Eh         | 94h (Port 0~5)                           | PHY TX Margin Parameter for Port 0~5                                                                    |
| 0LII        | 94h: Bit[4:0]                            | <ul> <li>Bit[4:0]: C DRV LVL 3P5 MGN2</li> </ul>                                                        |
|             | 94h: Bit[9:5]                            | <ul> <li>Bit[9:5]: C DRV LVL 6P0 MGN2</li> </ul>                                                        |
|             | 94h: Bit[14:10]                          | <ul> <li>Bit[14:10]: C_DRV_LVL_HALF_MGN2</li> </ul>                                                     |
|             | E4h (Port 0~5)                           | OBFF Capability Enable for Port 0~5                                                                     |
|             | E4h: Bit [18]                            | <ul> <li>Bit [15]: enable OBFF capability</li> </ul>                                                    |
| 10h         | 74h (Port 0~5)                           | PHY Parameter 0 for Port 0~5                                                                            |
|             | 74h: Bit[20:16]                          | <ul> <li>Bit [4:0]: C_DRV_LVL_3P5_NOM</li> </ul>                                                        |
|             | 74h: Bit[25:21]                          | <ul> <li>Bit [9:5]: C_DRV_LVL_6P0_NOM</li> </ul>                                                        |
|             | 74h: Bit[30:26]                          | <ul> <li>Bit [14:10]: C_DRV_LVL_HALF_NOM</li> </ul>                                                     |
|             | 8Ch (Port0~5)                            | TL_CSR[31] for Port 0~5                                                                                 |
|             | 8Ch: Bit[31]                             | <ul> <li>Bit [15]: P35_GEN2_MODE</li> </ul>                                                             |
| 12h         | 78h (Port 0~5)                           | PHY Parameter 1 for Port 0~5                                                                            |
|             | 78h: Bit[20:16]                          | Bit [4:0]: C_EMP_POST_GEN1_3P5_NOM                                                                      |
|             | 78h: Bit[25:21]                          | <ul> <li>Bit [9:5]: C_EMP_POST_GEN2_3P5_NOM</li> </ul>                                                  |
|             | 78h: Bit[30:26]                          | <ul> <li>Bit [14:10]: C_EMP_POST_GEN2_6P0_NOM</li> </ul>                                                |
|             | 3Ch (Port 1~5)                           | Interrupt pin for Port 1~5                                                                              |
| -           | 3Ch: Bit [8]                             | <ul> <li>Bit [15]: set when INTA is requested for interrupt resource</li> </ul>                         |
| 14h         | 7Ch (Port 0~5)                           | PHY Parameter 2 for Port 0~5                                                                            |
|             | 7Ch: Bit[3:0]                            | <ul> <li>Bit [3:0]: C_TX_PHY_LATENCY</li> </ul>                                                         |
|             | 7Ch: Bit[6:4]                            | <ul> <li>Bit [6:4]: C_REC_DETECT_USEC</li> </ul>                                                        |
|             | 90h (Port 0~5)                           | PHY Parameter 3 for Port 0~5                                                                            |
|             | 90h: Bit[19:15]                          | <ul> <li>Bit [11:7]: C_EMP_POST_HALF_DELTA</li> </ul>                                                   |
|             | 8Ch (Port 0~5)                           | TL_CSR[2][7] for Port 0~5                                                                               |
|             | 8Ch: Bit[2]                              | <ul> <li>Bit [12]: request abort select</li> </ul>                                                      |
|             | 8Ch: Bit[7]                              | <ul> <li>Bit [13]: grant fail to idle in port arbiter</li> </ul>                                        |
|             | 8Ch: Bit[12]                             | Bit [14]: ARB_VCFLG_SEL                                                                                 |
| 16h         | 84h (Port 0~5)<br>84h: Bit[15:0]         | XPIP_CSR4[15:0] for Port 0~5<br>Bit[15:0]: XPIP_CSR4[15:0]                                              |
| 18h         | 84h (Port 0~5)                           | XPIP_CSR4[31:16] for Port 0~5                                                                           |
|             | 84h: Bit[31:16]                          | • Bit[15:0]: XPIP_CSR4[31:16]                                                                           |
| 1Ah         | 88h (Port 0~5)                           | XPIP_CSR5[15:0] for Port 0~5                                                                            |
|             | 88h: Bit[15:0]                           | Bit[15:0]: XPIP_CSR5[15:0]                                                                              |
| 1Ch         | 88h (Port 0~5)<br>88h: Bit[23:16]        | XPIP_CSR5[23:16] for Port 0~5<br>Bit[7:0]: XPIP_CSR5[23:16]                                             |
|             |                                          |                                                                                                         |
|             | 98h (Port 0~5)                           | BUFFER_CTRL[7:0] for Port 0~5                                                                           |
| 1 Eh        | 98h: Bit[23:16]                          | Bit[15:8]: reference clock Buffer control                                                               |
| 1 E11       | <b>90h (Port 0~5)</b><br>90h: Bit[21:20] | <ul> <li>PHY Parameter 3 for Port 0~5</li> <li>Bit [1:0]: C DRV LVL 3P5 DELTA</li> </ul>                |
|             | 90h: Bit[23:22]                          | <ul> <li>Bit [1:0]: C_DRV_LVL_SPS_DELTA</li> <li>Bit [3:2]: C_DRV_LVL_6P0_DELTA</li> </ul>              |
|             | 90h: Bit[25:24]                          | <ul> <li>Bit [5:2]: C DRV LVL HALF DELTA</li> </ul>                                                     |
| L           | 7011. Dit[23.27]                         |                                                                                                         |





| ADDRESS | PCI CFG OFFSET   | DESCRIPTION                                                |
|---------|------------------|------------------------------------------------------------|
|         | 90h: Bit[27:26]  | Bit [7:6]: C_EMP_POST_GEN1_3P5_DELTA                       |
|         | 90h: Bit[29:28]  | Bit [9:8]: C EMP POST GEN2 3P5 DELTA                       |
|         | 90h: Bit[31:30]  | <ul> <li>Bit [11:10]: C EMP POST GEN2 6P0 DELTA</li> </ul> |
|         |                  |                                                            |
|         | 8Ch (Port 0~5)   | MAC Control Parameter for Port 0~5                         |
|         | 8Ch: Bit[29:26]  | <ul> <li>Bit[15:12]: MAC CTR</li> </ul>                    |
| 20h     | 78h (Port 0)     | FTS Number for Port 0                                      |
|         | 78h: Bit[7:0]    | <ul> <li>Bit [7:0]: FTS number at receiver side</li> </ul> |
|         | =[]              |                                                            |
|         | 68h (Port 0)     | Deskew Mode Select for Port 0                              |
|         | 68h: Bit [14:13] | Bit [9:8]: deskew mode select                              |
|         |                  |                                                            |
|         | 78h (Port 0)     | XPIP_CSR2[14:8] for Port 0                                 |
|         | 78h: Bit[9:8]    | • Bit [11:10]: scrambler control                           |
|         | 78h: Bit[10]     | • Bit [12]: L0s                                            |
|         | 78h: Bit[13:12]  | <ul> <li>Bit[14:13]: change speed select</li> </ul>        |
|         | 78h: Bit[14]     | <ul> <li>Bit[15]: change speed enable</li> </ul>           |
| 22h     | 78h (Port 1)     | FTS Number for Port 1                                      |
|         | 78h: Bit[7:0]    | <ul> <li>Bit [7:0]: FTS number at receiver side</li> </ul> |
|         | , om 2n[, .o]    |                                                            |
|         | 68h (Port 1)     | Deskew Mode Select for Port 1                              |
|         | 68h: Bit [14:13] | <ul> <li>Bit [9:8]: deskew mode select</li> </ul>          |
|         |                  | []                                                         |
|         | 78h (Port 1)     | XPIP_CSR2[14:8] for Port 1                                 |
|         | 78h: Bit[9:8]    | Bit [11:10]: scrambler control                             |
|         | 78h: Bit[10]     | <ul> <li>Bit [12]: L0s</li> </ul>                          |
|         | 78h: Bit[13:12]  | <ul> <li>Bit[14:13]: change speed select</li> </ul>        |
|         | 78h: Bit[14]     | <ul> <li>Bit[15]: change speed enable</li> </ul>           |
| 24h     | 78h (Port 2)     | FTS Number for Port 2                                      |
|         | 78h: Bit[7:0]    | <ul> <li>Bit [7:0]: FTS number at receiver side</li> </ul> |
|         |                  |                                                            |
|         | 68h (Port 2)     | Deskew Mode Select for Port 2                              |
|         | 68h: Bit [14:13] | <ul> <li>Bit [9:8]: deskew mode select</li> </ul>          |
|         |                  |                                                            |
|         | 78h (Port 2)     | XPIP_CSR2[14:8] for Port 2                                 |
|         | 78h: Bit[9:8]    | • Bit [11:10]: scrambler control                           |
|         | 78h: Bit[10]     | <ul> <li>Bit [12]: L0s</li> </ul>                          |
|         | 78h: Bit[13:12]  | <ul> <li>Bit[14:13]: change speed select</li> </ul>        |
|         | 78h: Bit[14]     | <ul> <li>Bit[15]: change speed enable</li> </ul>           |
| 26h     | 78h (Port 3)     | FTS Number for Port 3                                      |
|         | 78h: Bit[7:0]    | <ul> <li>Bit [7:0]: FTS number at receiver side</li> </ul> |
|         |                  |                                                            |
|         | 68h (Port 3)     | Deskew Mode Select for Port 3                              |
|         | 68h: Bit [14:13] | <ul> <li>Bit [9:8]: deskew mode select</li> </ul>          |
|         |                  |                                                            |
|         | 78h (Port 3)     | XPIP_CSR2[14:8] for Port 3                                 |
|         | 78h: Bit[9:8]    | <ul> <li>Bit [11:10]: scrambler control</li> </ul>         |
|         | 78h: Bit[10]     | • Bit [12]: L0s                                            |
|         | 78h: Bit[13:12]  | <ul> <li>Bit[14:13]: change speed select</li> </ul>        |
|         | 78h: Bit[14]     | <ul> <li>Bit[15]: change speed enable</li> </ul>           |
| 28h     | 78h (Port 4)     | FTS Number for Port 4                                      |
|         | 78h: Bit[7:0]    | <ul> <li>Bit [7:0]: FTS number at receiver side</li> </ul> |
|         |                  |                                                            |
|         | 68h (Port 4)     | Deskew Mode Select for Port 4                              |
|         | 68h: Bit [14:13] | <ul> <li>Bit [9:8]: deskew mode select</li> </ul>          |
|         |                  |                                                            |
|         | 78h (Port 4)     | XPIP_CSR2[14:8] for Port 4                                 |
|         | 78h: Bit[9:8]    | <ul> <li>Bit [11:10]: scrambler control</li> </ul>         |
|         | 78h: Bit[10]     | • Bit [12]: L0s                                            |
|         | 78h: Bit[13:12]  | <ul> <li>Bit[14:13]: change speed select</li> </ul>        |
|         | 78h: Bit[14]     | <ul> <li>Bit[15]: change speed enable</li> </ul>           |
| 2Ah     | 78h (Port 5)     | FTS Number for Port 5                                      |
|         | 78h: Bit[7:0]    | <ul> <li>Bit [7:0]: FTS number at receiver side</li> </ul> |
|         |                  |                                                            |
|         | 68h (Port 5)     | Deskew Mode Select for Port 5                              |
|         | 68h: Bit [14:13] | <ul> <li>Bit [9:8]: deskew mode select</li> </ul>          |
|         |                  | 1                                                          |



A Product Line of Diodes Incorporated



| ADDRESS | PCI CFG OFFSET                      | DESCRIPTION                                                                |
|---------|-------------------------------------|----------------------------------------------------------------------------|
|         | 78h (Port 5)                        | XPIP_CSR2[14:8] for Port 5                                                 |
|         | 78h: Bit[9:8]                       | <ul> <li>Bit [11:10]: scrambler control</li> </ul>                         |
|         | 78h: Bit[10]<br>78h: Bit[13:12]     | <ul> <li>Bit [12]: L0s</li> <li>Bit[14:13]: change speed select</li> </ul> |
|         | 78h: Bit[14]                        | <ul> <li>Bit[15]: change speed enable</li> </ul>                           |
| 30h     | 7Ch (Port 0)                        | PHY Parameter 2[30:16] for Port 0                                          |
|         | 7Ch: Bit[30:16]                     | <ul> <li>Bit [14:0]: PHY parameter 2</li> </ul>                            |
| 32h     | 7Ch (Port 1)                        | PHY Parameter 2[30:16] for Port 1                                          |
|         | 7Ch: Bit[30:16]                     | • Bit [14:0]: PHY parameter 2                                              |
| 34h     | 7Ch (Port 2)<br>7Ch: Bit[30:16]     | PHY Parameter 2[30:16] for Port 2<br>Bit [14:0]: PHY parameter 2           |
| 36h     | 7Ch (Port 3)                        | PHY Parameter 2[30:16] for Port 3                                          |
| 5011    | 7Ch: Bit[30:16]                     | Bit [14:0]: PHY parameter 2                                                |
| 38h     | 7Ch (Port 4)                        | PHY Parameter 2[30:16] for Port 4                                          |
|         | 7Ch: Bit[30:16]                     | <ul> <li>Bit [14:0]: PHY parameter 4</li> </ul>                            |
| 3Ah     | 7Ch (Port 5)                        | PHY Parameter 2[30:16] for Port 5                                          |
| 401     | 7Ch: Bit[30:16]                     | • Bit [14:0]: PHY parameter 5                                              |
| 40h     | 7Ch (Port 0)<br>7Ch: Bit[12:8]      | PHY Parameter 2[12:8] for Port 0<br>Bit [4:0]: PHY parameter 2             |
|         | /Cll. Dht[12.0]                     | - $\operatorname{Bit}[4:0]$ . I III i parameter 2                          |
|         | 90h (Port 0)                        | PHY Parameter 3[6:0] for Port 0                                            |
|         | 90h: Bit[6:0]                       | <ul> <li>Bit [11:5]: PHY parameter 3</li> </ul>                            |
|         |                                     |                                                                            |
|         | 78h (Port 0)                        | Compliance to Detect for Port 0<br>Bit [13]: compliance to detect          |
|         | 78h: Bit[11]                        | - Bit [15]. compnance to detect                                            |
|         | 8Ch (Port 0)                        | TL_CSR[9:8] for Port 0                                                     |
|         | 8Ch: Bit[9:8]                       | <ul> <li>Bit[15:14]: DO_CHG_DATA_CNT_SEL</li> </ul>                        |
| 42h     | 7Ch (Port 1)                        | PHY Parameter 2[12:8] for Port 1                                           |
|         | 7Ch: Bit[12:8]                      | <ul> <li>Bit [4:0]: PHY parameter 2</li> </ul>                             |
|         | 90h (Port 1)                        | DHV Devenuetor 2[6:0] for Dout 1                                           |
|         | 90h: Bit[6:0]                       | PHY Parameter 3[6:0] for Port 1<br>Bit [11:5]: PHY parameter 3             |
|         | John Ballorol                       | Dit [11.5]. Thi parameter 5                                                |
|         | F0h (Port 1)                        | Selectable De-emphasis for Port 1                                          |
|         | F0h: Bit[6]                         | <ul> <li>Bit [12]: selectable De-emphasis</li> </ul>                       |
|         | 79h (Dant 1)                        | Compliance to Detect for Dout 1                                            |
|         | <b>78h (Port 1)</b><br>78h: Bit[11] | Compliance to Detect for Port 1<br>Bit [13]: compliance to detect          |
|         | , on: Bu[11]                        | Bit [15]. compliance to detect                                             |
|         | 8Ch (Port 1)                        | TL_CSR[9:8] for Port 1                                                     |
|         | 8Ch: Bit[9:8]                       | <ul> <li>Bit[15:14]: DO_CHG_DATA_CNT_SEL</li> </ul>                        |
| 44h     | 7Ch (Port 2)                        | PHY Parameter 2[12:8] for Port 2                                           |
|         | 7Ch: Bit[12:8]                      | • Bit [4:0]: PHY parameter 2                                               |
|         | 90h (Port 2)                        | PHY Parameter 3[6:0] for Port 2                                            |
|         | 90h: Bit[6:0]                       | <ul> <li>Bit [11:5]: PHY parameter 3</li> </ul>                            |
|         |                                     |                                                                            |
|         | F0h (Port 2)                        | Selectable De-emphasis for Port 2                                          |
|         | F0h: Bit[6]                         | <ul> <li>Bit [12]: selectable De-emphasis</li> </ul>                       |
|         | 78h (Port 2)                        | Compliance to Detect for Port 2                                            |
|         | 78h: Bit[11]                        | Bit [13]: compliance to detect                                             |
|         |                                     |                                                                            |
|         | 8Ch (Port 2)                        | TL_CSR[9:8] for Port 2                                                     |
| 46h     | 8Ch: Bit[9:8]                       | Bit[15:14]: DO_CHG_DATA_CNT_SEL                                            |
| 460     | 7Ch (Port 3)<br>7Ch: Bit[12:8]      | PHY Parameter 2[12:8] for Port 3<br>Bit [4:0]: PHY parameter 2             |
|         | , Ch. Dit[12.0]                     | Ent[T.0]. IIII parameter 2                                                 |
|         | 90h (Port 3)                        | PHY Parameter 3[6:0] for Port 3                                            |
|         | 90h: Bit[6:0]                       | <ul> <li>Bit [11:5]: PHY parameter 3</li> </ul>                            |
|         |                                     |                                                                            |
|         | F0h (Port 3)                        | Selectable De-emphasis for Port 3                                          |
|         | F0h: Bit[6]                         | • Bit [12]: selectable De-emphasis                                         |
|         | 78h (Port 3)                        | Compliance to Detect for Port 3                                            |
|         | 78h: Bit[11]                        | <ul> <li>Bit [13]: compliance to detect</li> </ul>                         |
|         |                                     |                                                                            |





| ADDRESS | PCI CFG OFFSET                      | DESCRIPTION                                                                                                                     |
|---------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
|         |                                     |                                                                                                                                 |
|         | 8Ch (Port 3)                        | TL_CSR[9:8] for Port 3                                                                                                          |
| 48h     | 8Ch: Bit[9:8]                       | Bit[15:14]: DO_CHG_DATA_CNT_SEL                                                                                                 |
| 480     | 7Ch (Port 4)<br>7Ch: Bit[12:8]      | PHY Parameter 2[12:8] for Port 4<br>Bit [4:0]: PHY parameter 2                                                                  |
|         | /en. bh[12.0]                       | Bit [4.0]. IIII parameter 2                                                                                                     |
|         | 90h (Port 4)                        | PHY Parameter 3[6:0] for Port 4                                                                                                 |
|         | 90h: Bit[6:0]                       | Bit [11:5]: PHY parameter 3                                                                                                     |
|         |                                     |                                                                                                                                 |
|         | F0h (Port 4)                        | Selectable De-emphasis for Port 4                                                                                               |
|         | F0h: Bit[6]                         | <ul> <li>Bit [12]: selectable De-emphasis</li> </ul>                                                                            |
|         | 78h (Port 4)                        | Compliance to Detect for Port 4                                                                                                 |
|         | 78h: Bit[11]                        | <ul> <li>Bit [13]: compliance to detect</li> </ul>                                                                              |
|         | ,                                   |                                                                                                                                 |
|         | 8Ch (Port 4)                        | TL_CSR[9:8] for Port 4                                                                                                          |
|         | 8Ch: Bit[9:8]                       | <ul> <li>Bit[15:14]: DO_CHG_DATA_CNT_SEL</li> </ul>                                                                             |
| 4Ah     | 7Ch (Port 5)                        | PHY Parameter 2[12:8] for Port 5                                                                                                |
|         | 7Ch: Bit[12:8]                      | • Bit [4:0]: PHY parameter 2                                                                                                    |
|         | 90h (Port 5)                        | PHY Parameter 3[6:0] for Port 5                                                                                                 |
|         | 90h: Bit[6:0]                       | <ul> <li>Bit [11:5]: PHY parameter 3</li> </ul>                                                                                 |
|         |                                     |                                                                                                                                 |
|         | F0h (Port 5)                        | Selectable De-emphasis for Port 5                                                                                               |
|         | F0h: Bit[6]                         | <ul> <li>Bit [12]: selectable De-emphasis</li> </ul>                                                                            |
|         | 701 (D. (.5)                        |                                                                                                                                 |
|         | <b>78h (Port 5)</b><br>78h: Bit[11] | Compliance to Detect for Port 5<br>Bit [13]: compliance to detect                                                               |
|         | /oii. Dit[11]                       |                                                                                                                                 |
|         | 8Ch (Port 5)                        | TL_CSR[9:8] for Port 5                                                                                                          |
|         | 8Ch: Bit[9:8]                       | Bit[15:14]: DO_CHG_DATA_CNT_SEL                                                                                                 |
| 50h     | 44h (Port 0)                        | No_Soft_Reset for Port 0                                                                                                        |
|         | 44h: Bit [3]                        | <ul> <li>Bit [0]: No_Soft_Reset</li> </ul>                                                                                      |
|         | 40h (Port 0)                        | Power Management Capability for Port 0                                                                                          |
|         | 40h: Bit [24:22]                    | Bit [3:1]: AUX Current                                                                                                          |
|         | 40h: Bit [25]                       | <ul> <li>Bit [4]: read only as 1 to indicate Bridge supports the D1 power management</li> </ul>                                 |
|         |                                     | state                                                                                                                           |
|         | 40h: Bit [26]                       | <ul> <li>Bit [5]: read only as 1 to indicate Bridge supports the D2 power management<br/>state</li> </ul>                       |
|         | 40h: Bit [29:28]                    | <ul> <li>state</li> <li>Bit [7:6]: PME Support for D2 and D1 states</li> </ul>                                                  |
| 51h     | 44h (Port 0)                        | Power Management Data for Port 0                                                                                                |
|         | 44h: Bit [31:24]                    | <ul> <li>Bit [15:8]: read only as Data register</li> </ul>                                                                      |
| 52h     | 44h (Port 1)                        | No_Soft_Reset for Port 1                                                                                                        |
|         | 44h: Bit [3]                        | <ul> <li>Bit [0]: No_Soft_Reset</li> </ul>                                                                                      |
|         | 40h (Port 1)                        | Power Management Capability for Port 1                                                                                          |
|         | 40h: Bit [24:22]                    | <ul> <li>Bit [3:1]: AUX Current</li> </ul>                                                                                      |
|         | 40h: Bit [25]                       | <ul> <li>Bit [4]: read only as 1 to indicate Bridge supports the D1 power management</li> </ul>                                 |
|         | _                                   | state                                                                                                                           |
|         | 40h: Bit [26]                       | <ul> <li>Bit [5]: read only as 1 to indicate Bridge supports the D2 power management</li> </ul>                                 |
|         | 40h, D:4 [20.29]                    | state<br>Dit [7:6]: DME Support for D2 and D1 states                                                                            |
| 53h     | 40h: Bit [29:28]<br>44h (Port 1)    | Bit [7:6]: PME Support for D2 and D1 states  Power Management Data for Port 1                                                   |
| 5511    | 44h: Bit [31:24]                    | <ul> <li>Bit [15:8]: read only as Data register</li> </ul>                                                                      |
| 54h     | 44h (Port 2)                        | No_Soft_Reset for Port 2                                                                                                        |
|         | 44h: Bit [3]                        | • Bit [0]: No_Soft_Reset                                                                                                        |
|         |                                     |                                                                                                                                 |
|         | <b>40h (Port 2)</b>                 | Power Management Capability for Port 2                                                                                          |
|         | 40h: Bit [24:22]<br>40h: Bit [25]   | <ul> <li>Bit [3:1]: AUX Current</li> <li>Bit [4]: read only as 1 to indicate Bridge supports the D1 power management</li> </ul> |
|         | TOIL DIL [20]                       | <ul> <li>Bit [4], read only as 1 to indicate Bridge supports the D1 power management<br/>state</li> </ul>                       |
|         | 40h: Bit [26]                       | <ul> <li>Bit [5]: read only as 1 to indicate Bridge supports the D2 power management</li> </ul>                                 |
|         |                                     | state                                                                                                                           |
|         | 40h: Bit [29:28]                    | Bit [7:6]: PME Support for D2 and D1 states                                                                                     |
| 55h     | 44h (Port 2)                        | Power Management Data for Port 2                                                                                                |
|         | 44h: Bit [31:24]                    | <ul> <li>Bit [15:8]: read only as Data register</li> </ul>                                                                      |





| ADDRESS | PCI CFG OFFSET                       | DESCRIPTION                                                                                                                     |
|---------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| 56h     | 44h (Port 3)                         | No_Soft_Reset for Port 3                                                                                                        |
|         | 44h: Bit [3]                         | Bit [0]: No_Soft_Reset                                                                                                          |
|         | 40h (Port 3)                         | Power Management Capability for Port 3                                                                                          |
|         | 40h: Bit [24:22]                     | <ul> <li>Bit [3:1]: AUX Current</li> </ul>                                                                                      |
|         | 40h: Bit [25]                        | <ul> <li>Bit [4]: read only as 1 to indicate Bridge supports the D1 power management<br/>state</li> </ul>                       |
|         | 40h: Bit [26]                        | <ul> <li>Bit [5]: read only as 1 to indicate Bridge supports the D2 power management state</li> </ul>                           |
|         | 40h: Bit [29:28]                     | <ul> <li>Bit [7:6]: PME Support for D2 and D1 states</li> </ul>                                                                 |
| 57h     | 44h (Port 3)                         | Power Management Data for Port 3                                                                                                |
| 58h     | 44h: Bit [31:24]                     | Bit [15:8]: read only as Data register                                                                                          |
| 380     | <b>44h (Port 4)</b><br>44h: Bit [3]  | No_Soft_Reset for Port 4<br>Bit [0]: No_Soft_Reset                                                                              |
|         | 40h (Port 4)                         | Power Management Capability for Port 4                                                                                          |
|         | 40h: Bit [24:22]                     | Bit [3:1]: AUX Current                                                                                                          |
|         | 40h: Bit [25]                        | <ul> <li>Bit [4]: read only as 1 to indicate Bridge supports the D1 power management<br/>state</li> </ul>                       |
|         | 40h: Bit [26]                        | <ul> <li>Bit [5]: read only as 1 to indicate Bridge supports the D2 power management state</li> </ul>                           |
|         | 40h: Bit [29:28]                     | <ul> <li>Bit [7:6]: PME Support for D2 and D1 states</li> </ul>                                                                 |
| 59h     | 44h (Port 4)                         | Power Management Data for Port 4                                                                                                |
|         | 44h: Bit [31:24]                     | <ul> <li>Bit [15:8]: read only as Data register</li> </ul>                                                                      |
| 5Ah     | 44h (Port 5)                         | No_Soft_Reset for Port 5                                                                                                        |
|         | 44h: Bit [3]                         | <ul> <li>Bit [0]: No_Soft_Reset</li> </ul>                                                                                      |
|         |                                      |                                                                                                                                 |
|         | 40h (Port 5)                         | Power Management Capability for Port 5                                                                                          |
|         | 40h: Bit [24:22]                     | <ul> <li>Bit [3:1]: AUX Current</li> <li>Bit [4]: read only as 1 to indicate Bridge supports the D1 newer management</li> </ul> |
|         | 40h: Bit [25]                        | <ul> <li>Bit [4]: read only as 1 to indicate Bridge supports the D1 power management</li> </ul>                                 |
|         | 40h: Bit [26]                        | <ul> <li>state</li> <li>Bit [5]: read only as 1 to indicate Bridge supports the D2 power management state</li> </ul>            |
|         | 40h: Bit [29:28]                     | <ul> <li>Bit [7:6]: PME Support for D2 and D1 states</li> </ul>                                                                 |
| 5Bh     | 44h (Port5)                          | Power Management Data for Port 5                                                                                                |
|         | 44h: Bit [31:24]                     | <ul> <li>Bit [15:8]: read only as Data register</li> </ul>                                                                      |
| 60h     | D0h (Port 0)                         | Slot Clock Configuration for Port 0                                                                                             |
|         | D0h: Bit [28]                        | • Bit [1]: when set, the component uses the clock provided on the connector                                                     |
|         |                                      |                                                                                                                                 |
|         |                                      | Device Specific Initialization for Port 0                                                                                       |
|         | 40h (Port 0)                         | <ul> <li>Bit [2]: when set, the DSI is required</li> </ul>                                                                      |
|         | 40h: Bit[21]                         | LPVC Count for Port 0                                                                                                           |
|         | 144h (Port 0)                        | <ul> <li>Bit [3]: when set, the VC1 is allocated to LPVC of Egress Port 0</li> </ul>                                            |
|         | 144h: Bit [4]                        | Dit [5]. when set, the veris anotated to Erve of Egress 1 of to                                                                 |
|         | 177m. Dit [7]                        | Port Number for Port 0                                                                                                          |
|         | CCh (Port 0)                         | <ul> <li>Bit [6:4]: it represents the logic port numbering for physical Port 0</li> </ul>                                       |
|         | CCh: Bit [26:24]                     | = x [0, 1]. x represente die togie port numbering for physical for o                                                            |
|         | 154h (Port 0)                        | VC0 TC/VC Map for Port 0                                                                                                        |
|         | 154h: Bit [7:1]                      | <ul> <li>Bit [15:9]: when set, it indicates the corresponding TC is mapped into VC0</li> </ul>                                  |
| 62h     | C0h (Port1)                          | PCIe Capability Slot Implemented for Port 1                                                                                     |
|         | C0h: Bit [24]                        | • Bit [0]: when set, the slot is implemented for Port 1                                                                         |
|         | D0h (D-++ 1)                         | Stat Charle Cauffermation for Dant 1                                                                                            |
|         | <b>D0h (Port 1)</b><br>D0h: Bit [28] | Slot Clock Configuration for Port 1                                                                                             |
|         | D0h: Bit [28]                        | <ul> <li>Bit [1]: when set, the component uses the clock provided on the<br/>connector.</li> </ul>                              |
|         |                                      | connector                                                                                                                       |
|         | 40h (Port 1)                         | Device Specific Initialization for Port 1                                                                                       |
|         | 40h: Bit[21]                         | <ul> <li>Bit [2]: when set, the DSI is required</li> </ul>                                                                      |
|         | .on. Date1                           | En [2]. men set, me Dor is required                                                                                             |
|         | 144h (Port 1)                        | LPVC Count for Port 1                                                                                                           |
|         | 144h: Bit [4]                        | <ul> <li>Bit [3]: when set, the VC1 is allocated to LPVC of Egress Port 1</li> </ul>                                            |
|         | · L J                                | ,                                                                                                                               |
|         | CCh (Port 1)                         | Port Number for Port 1                                                                                                          |
|         | CCh: Bit [26:24]                     | <ul> <li>Bit [6:4]: it represents the logic port numbering for physical Port 1</li> </ul>                                       |
|         | 154h (Port 1)                        | VC0 TC/VC Map for Port 1                                                                                                        |
|         | 154h: Bit [7:1]                      | <ul> <li>Bit [15:9]: when set, it indicates the corresponding TC is mapped into VC0</li> </ul>                                  |
|         | CCh: Bit [26:24]<br>154h (Port 1)    | Bit [6:4]: it represents the logic port numbering for physical Port 1 VC0 TC/VC Map for Port 1                                  |





| ADDRESS | PCI CFG OFFSET   | DESCRIPTION                                                                                    |
|---------|------------------|------------------------------------------------------------------------------------------------|
|         |                  |                                                                                                |
| 64h     | C0h (Port 2)     | PCIe Capability Slot Implemented for Port 2                                                    |
|         | C0h: Bit [24]    | <ul> <li>Bit [0]: when set, the slot is implemented for Port 3</li> </ul>                      |
|         |                  |                                                                                                |
|         | D0h (Port 2)     | Slot Clock Configuration for Port 2                                                            |
|         | D0h: Bit [28]    | <ul> <li>Bit [1]: when set, the component uses the clock provided on the connector</li> </ul>  |
|         |                  |                                                                                                |
|         |                  | Device Specific Initialization for Port 2                                                      |
|         | 40h (Port 2)     | <ul> <li>Bit [2]: when set, the DSI is required</li> </ul>                                     |
|         | 40h: Bit[21]     | Dit [2]. when set, the Dor is required                                                         |
|         | 4011. Du[21]     | LDVC Count for Dort 2                                                                          |
|         | 140 0 10         | LPVC Count for Port 2                                                                          |
|         | 144h (Port 2)    | <ul> <li>Bit [3]: when set, the VC1 is allocated to LPVC of Egress Port 3</li> </ul>           |
|         | 144h: Bit [4]    |                                                                                                |
|         |                  | Port Number for Port 2                                                                         |
|         | CCh (Port 2)     | <ul> <li>Bit [6:4]: it represents the logic port numbering for physical Port 2</li> </ul>      |
|         | CCh: Bit [26:24] |                                                                                                |
|         | 154h (Port 2)    | VC0 TC/VC Map for Port 2                                                                       |
|         | 154h: Bit [7:1]  | <ul> <li>Bit [15:9]: when set, it indicates the corresponding TC is mapped into VC0</li> </ul> |
| 66h     |                  |                                                                                                |
| oon     | C0h (Port 3)     | PCIe Capability Slot Implemented for Port 3                                                    |
|         | C0h: Bit [24]    | <ul> <li>Bit [0]: when set, the slot is implemented for Port 3</li> </ul>                      |
|         |                  |                                                                                                |
|         | D0h (Port 3)     | Slot Clock Configuration for Port 3                                                            |
|         | D0h: Bit [28]    | <ul> <li>Bit [1]: when set, the component uses the clock provided on the connector</li> </ul>  |
|         |                  |                                                                                                |
|         |                  | Device Specific Initialization for Port 3                                                      |
|         | 40h (Port 3)     | <ul> <li>Bit [2]: when set, the DSI is required</li> </ul>                                     |
|         | 40h: Bit[21]     | En [=]. men sei, nie Est is required                                                           |
|         | TOIL DIL[21]     | L DVC Count for Port 3                                                                         |
|         | 144h (Bant 3)    | LPVC Count for Port 3<br>Pit [2]: when set the VC1 is allocated to LDVC of Egress Port 3       |
|         | 144h (Port 3)    | <ul> <li>Bit [3]: when set, the VC1 is allocated to LPVC of Egress Port 3</li> </ul>           |
|         | 144h: Bit [4]    |                                                                                                |
|         |                  | Port Number for Port 3                                                                         |
|         | CCh (Port 3)     | <ul> <li>Bit [6:4]: it represents the logic port numbering for physical Port 3</li> </ul>      |
|         | CCh: Bit [26:24] |                                                                                                |
|         | 154h (Port 3)    | VC0 TC/VC Map for Port 3                                                                       |
|         | 154h: Bit [7:1]  | <ul> <li>Bit [15:9]: When set, it indicates the corresponding TC is mapped into VC0</li> </ul> |
| 68h     | C0h (Port 4)     | PCIe Capability Slot Implemented for Port 4                                                    |
| 0011    | C0h: Bit [24]    | <ul> <li>Bit [0]: when set, the slot is implemented for Port 4</li> </ul>                      |
|         |                  | En [0]. when set, the stor is implemented for 1 or 1                                           |
|         | D0h (Port 4)     | Slot Clock Configuration for Port 4                                                            |
|         |                  |                                                                                                |
|         | D0h: Bit [28]    | <ul> <li>Bit [1]: when set, the component uses the clock provided on the connector</li> </ul>  |
|         |                  |                                                                                                |
|         |                  | Device Specific Initialization for Port 4                                                      |
|         | 40h (Port 4)     | <ul> <li>Bit [2]: when set, the DSI is required</li> </ul>                                     |
|         | 40h: Bit[21]     |                                                                                                |
|         |                  | LPVC Count for Port 4                                                                          |
|         | 144h (Port 4)    | <ul> <li>Bit [3]: when set, the VC1 is allocated to LPVC of Egress Port 4</li> </ul>           |
|         | 144h: Bit [4]    |                                                                                                |
|         |                  | Port Number for Port 4                                                                         |
|         | CCh (Port 4)     | <ul> <li>Bit [6:4]: it represents the logic port numbering for physical Port 4</li> </ul>      |
|         | CCh: Bit [26:24] | En [0, 1]. It represents the rogic port numbering for physical Port 4                          |
|         |                  | VC0 TC/VC Man for Port 4                                                                       |
|         | 154h (Port 4)    | VC0 TC/VC Map for Port 4                                                                       |
|         | 154h: Bit [7:1]  | <ul> <li>Bit [15:9]: When set, it indicates the corresponding TC is mapped into VC0</li> </ul> |
| 6Ah     | C0h (Port 5)     | PCIe Capability Slot Implemented for Port 5                                                    |
|         | C0h: Bit [24]    | <ul> <li>Bit [0]: when set, the slot is implemented for Port 5</li> </ul>                      |
|         |                  |                                                                                                |
|         | D0h (Port 5)     | Slot Clock Configuration for Port 5                                                            |
|         | D0h: Bit [28]    | <ul> <li>Bit [1]: when set, the component uses the clock provided on the connector</li> </ul>  |
|         |                  |                                                                                                |
|         |                  | Device Specific Initialization for Port 5                                                      |
|         | 40h (Port 5)     | <ul> <li>Bit [2]: when set, the DSI is required</li> </ul>                                     |
|         | 40h: Bit[21]     | En [=]. men sei, nie Est is required                                                           |
|         | TOIL DIL[21]     | LPVC Count for Port 5                                                                          |
|         | 144h (Dort 5)    |                                                                                                |
|         | 144h (Port 5)    | <ul> <li>Bit [3]: when set, the VC1 is allocated to LPVC of Egress Port 5</li> </ul>           |
|         | 144h: Bit [4]    |                                                                                                |
|         |                  | Port Number for Port 5                                                                         |
|         | CCh (Port 5)     | <ul> <li>Bit [6:4]: it represents the logic port numbering for physical Port 5</li> </ul>      |
|         | CCh: Bit [26:24] |                                                                                                |
|         |                  |                                                                                                |





| ADDRESS | PCI CFG OFFSET                          | DESCRIPTION                                                                                    |
|---------|-----------------------------------------|------------------------------------------------------------------------------------------------|
|         | 154h (Port53)                           | VC0 TC/VC Map for Port 5                                                                       |
|         | 154h: Bit [7:1]                         | <ul> <li>Bit [15:9]: When set, it indicates the corresponding TC is mapped into VC0</li> </ul> |
| 70h     | 214h (Port 0)                           | Power Budgeting Data Register for Port 0                                                       |
|         | 214h: Bit [7:0]                         | <ul> <li>Bit [7:0]: base power</li> </ul>                                                      |
|         | 214h: Bit [9:8]                         | <ul> <li>Bit [9:8]: data scale</li> </ul>                                                      |
|         | 214h: Bit [14:13]                       | <ul> <li>Bit [11:10]: PM state</li> </ul>                                                      |
|         |                                         |                                                                                                |
|         | 218h (Port 0)                           | Power Budget Capability Register for Port 0                                                    |
|         | 218h: Bit [0]                           | <ul> <li>Bit [15]: system allocated</li> </ul>                                                 |
| 72h     | 214h (Port 1)                           | Power Budgeting Data Register for Port 1                                                       |
|         | 214h: Bit [7:0]                         | • Bit [7:0]: base power                                                                        |
|         | 214h: Bit [9:8]                         | • Bit [9:8]: data scale                                                                        |
|         | 214h: Bit [14:13]                       | <ul> <li>Bit [11:10]: PM state</li> </ul>                                                      |
|         | 2191 (D. (1)                            |                                                                                                |
|         | 218h (Port 1)                           | Power Budget Capability Register for Port 1                                                    |
| 74h     | 218h: Bit [0]                           | Bit [15]: system allocated                                                                     |
| /41     | 214h (Port 2)                           | Power Budgeting Data Register for Port 2                                                       |
|         | 214h: Bit [7:0]<br>214h: Bit [9:8]      | <ul> <li>Bit [7:0]: base power</li> <li>Bit [9:8]: data scale</li> </ul>                       |
|         | 214h: Bit [9:8]<br>214h: Bit [14:13]    | <ul> <li>Bit [11:10]: PM state</li> </ul>                                                      |
|         | 214II. Bit [14.15]                      | - Bit [11.10]. 1 WI state                                                                      |
|         | 218h (Port 2)                           | Power Budget Capability Register for Port 2                                                    |
|         | 218h: Bit [0]                           | <ul> <li>Bit [15]: system allocated</li> </ul>                                                 |
| 76h     | 210h: Dit [0]                           | Power Budgeting Data Register for Port 3                                                       |
| , 011   | 214h: Bit [7:0]                         | <ul> <li>Bit [7:0]: base power</li> </ul>                                                      |
|         | 214h: Bit [9:8]                         | <ul> <li>Bit [9:8]: data scale</li> </ul>                                                      |
|         | 214h: Bit [14:13]                       | <ul> <li>Bit [11:10]: PM state</li> </ul>                                                      |
|         |                                         |                                                                                                |
|         | 218h (Port 3)                           | Power Budget Capability Register for Port 3                                                    |
|         | 218h: Bit [0]                           | <ul> <li>Bit [15]: system allocated</li> </ul>                                                 |
| 78h     | 214h (Port 4)                           | Power Budgeting Data Register for Port 4                                                       |
|         | 214h: Bit [7:0]                         | <ul> <li>Bit [7:0]: base power</li> </ul>                                                      |
|         | 214h: Bit [9:8]                         | <ul> <li>Bit [9:8]: data scale</li> </ul>                                                      |
|         | 214h: Bit [14:13]                       | • Bit [11:10]: PM state                                                                        |
|         |                                         |                                                                                                |
|         | 218h (Port 4)                           | Power Budget Capability Register for Port 4                                                    |
| 7Ah     | 218h: Bit [0]                           | Bit [15]: system allocated  Power Budgeting Data Register for Port 5                           |
| /All    | <b>214h (Port 5)</b><br>214h: Bit [7:0] | <ul> <li>Bit [7:0]: base power</li> </ul>                                                      |
|         | 214h: Bit [9:8]                         | <ul> <li>Bit [9:8]: data scale</li> </ul>                                                      |
|         | 214h: Bit [14:13]                       | <ul> <li>Bit [11:10]: PM state</li> </ul>                                                      |
|         | 21 m. Brt [1                            |                                                                                                |
|         | 218h (Port 5)                           | Power Budget Capability Register for Port 5                                                    |
|         | 218h: Bit [0]                           | <ul> <li>Bit [15]: system allocated</li> </ul>                                                 |
| 80h     | 74h (Port 0)                            | PM Control Parameter for Port 0                                                                |
|         | 74h: Bit [14]                           | <ul> <li>Bit [6] : disable Rx polarity capability</li> </ul>                                   |
|         | 74h: Bit [13:8]                         | <ul> <li>Bit [5:4] : L0s enable</li> </ul>                                                     |
|         |                                         | <ul> <li>Bit [3:2] : L1 delay count select</li> </ul>                                          |
|         |                                         | <ul> <li>Bit [1:0] : D3 enters L1</li> </ul>                                                   |
|         | 501 (0) (0)                             |                                                                                                |
|         | 70h (Port 0)                            | VGA Decode Enable for Port 0                                                                   |
|         | 70h: Bit[31]                            | <ul> <li>Bit [7] : enable VGA decode</li> </ul>                                                |
|         | 88h (Port 0)                            | XPIP_CSR5[31:24] for Port 0                                                                    |
|         | 88h: Bit[31:24]                         | Bit[15:8]: XPIP_CSR5[31:24]                                                                    |
| 82h     | 74h (Port 1)                            | PM Control Parameter for Port 1                                                                |
| 0211    | 74h: Bit [14]                           | <ul> <li>Bit [6] : disable Rx polarity capability</li> </ul>                                   |
|         | 74h: Bit [13:8]                         | <ul> <li>Bit [5:4] : LOs enable</li> </ul>                                                     |
|         |                                         | <ul> <li>Bit [3:2] : L1 delay count select</li> </ul>                                          |
|         |                                         | <ul> <li>Bit [1:0] : D3 enters L1</li> </ul>                                                   |
|         |                                         |                                                                                                |
|         | 70h (Port 1)                            | VGA Decode Enable for Port 1                                                                   |
|         | 70h: Bit[31]                            | <ul> <li>Bit [7] : enable VGA decode</li> </ul>                                                |
|         |                                         |                                                                                                |
|         | 88h (Port 1)                            | XPIP_CSR5[31:24] for Port 1                                                                    |
|         | 88h: Bit[31:24]                         | <ul> <li>Bit[15:8]: XPIP_CSR5[31:24]</li> </ul>                                                |
|         |                                         |                                                                                                |





| ADDRESS | PCI CFG OFFSET                       | DESCRIPTION                                                                          |
|---------|--------------------------------------|--------------------------------------------------------------------------------------|
| 84h     | 74h (Port 2)                         | PM Control Parameter for Port 2                                                      |
| 0 111   | 74h: Bit [14]                        | <ul> <li>Bit [6] : disable Rx polarity capability</li> </ul>                         |
|         | 74h: Bit [13:8]                      | <ul> <li>Bit [5:4] : LOs enable</li> </ul>                                           |
|         | ,                                    | <ul> <li>Bit [3:2] : L1 delay count select</li> </ul>                                |
|         |                                      | <ul> <li>Bit [1:0] : D3 enters L1</li> </ul>                                         |
|         |                                      |                                                                                      |
|         | 70h (Port 2)                         | VGA Decode Enable for Port 2                                                         |
|         | 70h: Bit[31]                         | Bit [7] : enable VGA decode                                                          |
|         |                                      |                                                                                      |
|         | 88h (Port 2)                         | XPIP_CSR5[31:24] for Port 2                                                          |
|         | 88h: Bit[31:24]                      | <ul> <li>Bit[15:8]: XPIP_CSR5[31:24]</li> </ul>                                      |
| 86h     | 74h (Port 3)                         | PM Control Parameter for Port 3                                                      |
|         | 74h: Bit [14]                        | <ul> <li>Bit [6] : disable Rx polarity capability</li> </ul>                         |
|         | 74h: Bit [13:8]                      | <ul> <li>Bit [5:4] : L0s enable</li> </ul>                                           |
|         |                                      | <ul> <li>Bit [3:2] : L1 delay count select</li> </ul>                                |
|         |                                      | <ul> <li>Bit [1:0] : D3 enters L1</li> </ul>                                         |
|         |                                      |                                                                                      |
|         | 70h (Port 3)                         | VGA Decode Enable for Port 3                                                         |
|         | 70h: Bit[31]                         | <ul> <li>Bit [7] : enable VGA decode</li> </ul>                                      |
|         | 991 ( <b>D</b> (2)                   |                                                                                      |
|         | 88h (Port 3)                         | XPIP_CSR5[31:24] for Port 3<br>Bit[15:8]: XPIP_CSR5[31:24]                           |
| 88h     | 88h: Bit[31:24]                      | PM Control Parameter for Port 4                                                      |
| 0011    | <b>74h (Port 4)</b><br>74h: Bit [14] | <ul> <li>Bit [6] : disable Rx polarity capability</li> </ul>                         |
|         | 74h: Bit [13:8]                      | <ul> <li>Bit [5:4] : L0s enable</li> </ul>                                           |
|         | /4II. Bit [13.8]                     | <ul> <li>Bit [3:2] : L1 delay count select</li> </ul>                                |
|         |                                      | <ul> <li>Bit [1:0] : D3 enters L1</li> </ul>                                         |
|         |                                      |                                                                                      |
|         | 70h (Port 4)                         | VGA Decode Enable for Port 4                                                         |
|         | 70h: Bit[31]                         | <ul> <li>Bit [7] : enable VGA decode</li> </ul>                                      |
|         |                                      |                                                                                      |
|         | 88h (Port 4)                         | XPIP_CSR5[31:24] for Port 4                                                          |
|         | 88h: Bit[31:24]                      | <ul> <li>Bit[15:8]: XPIP_CSR5[31:24]</li> </ul>                                      |
| 8Ah     | 74h (Port 5)                         | PM Control Parameter for Port 5                                                      |
|         | 74h: Bit [14]                        | <ul> <li>Bit [6] : disable Rx polarity capability</li> </ul>                         |
|         | 74h: Bit [13:8]                      | <ul> <li>Bit [5:4] : L0s enable</li> </ul>                                           |
|         |                                      | <ul> <li>Bit [3:2] : L1 delay count select</li> </ul>                                |
|         |                                      | <ul> <li>Bit [1:0] : D3 enters L1</li> </ul>                                         |
|         |                                      |                                                                                      |
|         | 70h (Port 5)                         | VGA Decode Enable for Port 5                                                         |
|         | 70h: Bit[31]                         | <ul> <li>Bit [7] : enable VGA decode</li> </ul>                                      |
|         | 99h (D4 5)                           | VDID CODE[21,24] for Dark 5                                                          |
|         | 88h (Port 5)<br>88h: Bit[31:24]      | XPIP_CSR5[31:24] for Port 5                                                          |
| 92h     | D4h (Port 1)                         | Bit[15:8]: XPIP_CSR5[31:24]  Slot Capability 0 of Port 1                             |
| 7211    | D4h: Bit [15:0]                      | <ul> <li>Bit [15:0]: Mapping to the low word of slot capability register</li> </ul>  |
| 94h     | D4h (Port 2)                         | Slot Capability 0 of Port 2                                                          |
| 711     | D4h: Bit [15:0]                      | <ul> <li>Bit [15:0]: Mapping to the low word of slot capability register</li> </ul>  |
| 96h     | D4h (Port 3)                         | Slot Capability 0 of Port 3                                                          |
| 2011    | D4h: Bit [15:0]                      | <ul> <li>Bit [15:0]: Mapping to the low word of slot capability register</li> </ul>  |
| 96h     | D4h (Port 4)                         | Slot Capability 0 of Port 4                                                          |
|         | D4h: Bit [15:0]                      | <ul> <li>Bit [15:0]: Mapping to the low word of slot capability register</li> </ul>  |
| 96h     | D4h (Port 5)                         | Slot Capability 0 of Port 5                                                          |
|         | D4h: Bit [15:0]                      | <ul> <li>Bit [15:0]: Mapping to the low word of slot capability register</li> </ul>  |
| A2h     | D4h (Port 1)                         | Slot Capability 1 of Port 1                                                          |
|         | D4h: Bit [31:16]                     | <ul> <li>Bit [15:0]: Mapping to the high word of slot capability register</li> </ul> |
| A4h     | D4h (Port 2)                         | Slot Capability 1 of Port 2                                                          |
|         | D4h: Bit [31:16]                     | <ul> <li>Bit [15:0]: Mapping to the high word of slot capability register</li> </ul> |
| A6h     | D4h (Port 3)                         | Slot Capability 1 of Port 3                                                          |
|         | D4h: Bit [31:16]                     | <ul> <li>Bit [15:0]: Mapping to the high word of slot capability register</li> </ul> |
| A8h     | D4h (Port 4)                         | Slot Capability 1 of Port 4                                                          |
|         | D4h: Bit [31:16]                     | <ul> <li>Bit [15:0]: Mapping to the high word of slot capability register</li> </ul> |
| AAh     | D4h (Port 5)                         | Slot Capability 1 of Port 5                                                          |
|         | D4h: Bit [31:16]                     | <ul> <li>Bit [15:0]: Mapping to the high word of slot capability register</li> </ul> |
| B0h     | 80h (Port 0)                         | XPIP_CSR3[15:0] for Port 0                                                           |
|         | 80h: Bit[15:0]                       | <ul> <li>Bit[15:0]: XPIP_CSR3[15:0]</li> </ul>                                       |
|         |                                      |                                                                                      |





| ADDRESS | PCI CFG OFFSET                          | DESCRIPTION                                                                                                        |
|---------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| B2h     | 80h (Port 1)                            | XPIP CSR3[15:0] for Port 1                                                                                         |
| D2II    | 80h: Bit[15:0]                          | Bit[15:0]: XPIP_CSR3[15:0]                                                                                         |
| B4h     | 80h (Port 2)                            | XPIP CSR3[15:0] for Port 2                                                                                         |
| D411    | 80h: Bit[15:0]                          | <ul> <li>Bit[15:0]: XPIP_CSR3[15:0]</li> </ul>                                                                     |
| B6h     | 80h (Port 3)                            | XPIP CSR3[15:0] for Port 3                                                                                         |
| DOII    | 80h: Bit[15:0]                          | <ul> <li>Bit[15:0]: XPIP_CSR3[15:0]</li> </ul>                                                                     |
| B8h     | 80h (Port 4)                            | XPIP CSR3[15:0] for Port 4                                                                                         |
| Doll    | 80h: Bit[15:0]                          | <ul> <li>Bit[15:0]: XPIP_CSR3[15:0]</li> </ul>                                                                     |
| BAh     | 80h (Port 5)                            | XPIP CSR3[15:0] for Port 5                                                                                         |
| Dim     | 80h: Bit[15:0]                          | <ul> <li>Bit[15:0]: XPIP_CSR3[15:0]</li> </ul>                                                                     |
| C0h     | 80h (Port 0)                            | XPIP CSR3[31:16] for Port 0                                                                                        |
|         | 80h: Bit[31:16]                         | <ul> <li>Bit[15:0]: XPIP_CSR3[31:16]</li> </ul>                                                                    |
| C2h     | 80h (Port 1)                            | XPIP CSR3[31:16] for Port 1                                                                                        |
|         | 80h: Bit[31:16]                         | <ul> <li>Bit[15:0]: XPIP_CSR3[31:16]</li> </ul>                                                                    |
| C4h     | 80h (Port 2)                            | XPIP CSR3[31:16] for Port 2                                                                                        |
|         | 80h: Bit[31:16]                         | <ul> <li>Bit[15:0]: XPIP_CSR3[31:16]</li> </ul>                                                                    |
| C6h     | 80h (Port 3)                            | XPIP_CSR3[31:16] for Port 3                                                                                        |
|         | 80h: Bit[31:16]                         | <ul> <li>Bit[15:0]: XPIP_CSR3[31:16]</li> </ul>                                                                    |
| C8h     | 80h (Port 4)                            | XPIP_CSR3[31:16] for Port 4                                                                                        |
|         | 80h: Bit[31:16]                         | <ul> <li>Bit[15:0]: XPIP_CSR3[31:16]</li> </ul>                                                                    |
| CAh     | 80h (Port 5)                            | XPIP_CSR3[31:16] for Port 5                                                                                        |
|         | 80h: Bit[31:16]                         | <ul> <li>Bit[15:0]: XPIP_CSR3[31:16]</li> </ul>                                                                    |
| D0h     | 70h (Port 0)                            | Replay Time-out Counter for Port 0                                                                                 |
|         | 70h: Bit [11:0]                         | <ul> <li>Bit [11:0]: replay time-out counter</li> </ul>                                                            |
|         | 70h: Bit [12]                           | <ul> <li>Bit [12]: enable user replay time-out timer</li> </ul>                                                    |
|         | 9Ch (D+ 0)                              | DEV TS CTD for Devi 0                                                                                              |
|         | 8Ch (Port 0)<br>8Ch: Bit[25:24]         | REV_TS_CTR for Port 0<br>Bit[14:13] REV_TS_CTR                                                                     |
| D2h     | 70h (Port 1)                            | Replay Time-out Counter for Port 1                                                                                 |
| D2II    | 70h: Bit [11:0]                         | <ul> <li>Bit [11:0]: relay time-out counter</li> </ul>                                                             |
|         | 70h: Bit[12]                            | <ul> <li>Bit [12]: enable user replay time-out timer</li> </ul>                                                    |
|         | /oii. Dit[12]                           | Dit [12]. Chable user replay time out time                                                                         |
|         | 8Ch (Port 1)                            | REV TS CTR for Port 1                                                                                              |
|         | 8Ch: Bit[25:24]                         | • $Bit[14:13]$ REV_TS_CTR                                                                                          |
| D4h     | 70h (Port 2)                            | Replay Time-out Counter for Port 2                                                                                 |
|         | 70h: Bit [11:0]                         | <ul> <li>Bit [11:0]: relay time-out counter</li> </ul>                                                             |
|         | 70h: Bit[12]                            | <ul> <li>Bit [12]: enable user replay time-out timer</li> </ul>                                                    |
|         |                                         |                                                                                                                    |
|         | 8Ch (Port 2)                            | REV_TS_CTR for Port 2                                                                                              |
| D.(I    | 8Ch: Bit[25:24]                         | Bit[14:13] REV_TS_CTR                                                                                              |
| D6h     | 70h (Port 3)                            | Replay Time-out Counter for Port 3                                                                                 |
|         | 70h: Bit [11:0]                         | <ul> <li>Bit [11:0]: relay time-out counter</li> <li>Bit [12]: enable user replay time-out timer</li> </ul>        |
|         | 70h: Bit[12]                            | <ul> <li>Bit [12]: enable user replay time-out timer</li> </ul>                                                    |
|         | 8Ch (Port 3)                            | REV TS CTR for Port 3                                                                                              |
|         | 8Ch: Bit[25:24]                         | • Bit[14:13] REV TS CTR                                                                                            |
| D8h     | 70h (Port 4)                            | Replay Time-out Counter for Port 4                                                                                 |
| Don     | 70h: Bit [11:0]                         | Bit [11:0]: relay time-out counter                                                                                 |
|         | 70h: Bit[12]                            | <ul> <li>Bit [12]: enable user replay time-out timer</li> </ul>                                                    |
|         |                                         |                                                                                                                    |
|         | 8Ch (Port 4)                            | REV_TS_CTR for Port 4                                                                                              |
|         | 8Ch: Bit[25:24]                         | <ul> <li>Bit[14:13] REV_TS_CTR</li> </ul>                                                                          |
| DAh     | 70h (Port 5)                            | Replay Time-out Counter for Port 5                                                                                 |
|         | 70h: Bit [11:0]                         | <ul> <li>Bit [11:0]: relay time-out counter</li> </ul>                                                             |
|         | 70h: Bit[12]                            | <ul> <li>Bit [12]: enable user replay time-out timer</li> </ul>                                                    |
|         |                                         |                                                                                                                    |
|         | 8Ch (Port 5)                            | REV_TS_CTR for Port 5                                                                                              |
| E0h     | 8Ch: Bit[25:24]                         | Bit[14:13] REV_TS_CTR     Ashnowledge Latency Times for Post 0                                                     |
| EUn     | <b>70h (Port 0)</b><br>70h: Bit [30:16] | Acknowledge Latency Timer for Port 0 Bit [13:0]: acknowledge latency timer                                         |
|         | 70h: Bit [30:16]                        | <ul> <li>Bit [15:0]: acknowledge latency timer</li> <li>Bit [14]: enable user acknowledge latency timer</li> </ul> |
| E2h     | 70h. Bit [51]<br>70h (Port 1)           | Acknowledge Latency Timer for Port 1                                                                               |
| 11211   | 70h: Bit [30:16]                        | <ul> <li>Bit [13:0]: acknowledge latency timer</li> </ul>                                                          |
|         | 70h: Bit [31]                           | <ul> <li>Bit [13:6]: acknowledge latency timer</li> <li>Bit [14]: enable user acknowledge latency timer</li> </ul> |
| E4h     | 70h (Port 2)                            | Acknowledge Latency Timer for Port 2                                                                               |
|         | 70h: Bit [30:16]                        | <ul> <li>Bit [13:0]: acknowledge latency timer</li> </ul>                                                          |
|         | 70h: Bit [31]                           | <ul> <li>Bit [14]: enable user acknowledge latency timer</li> </ul>                                                |
|         |                                         |                                                                                                                    |





| ADDRESSPCI CFG OFFSETDESCRIPTIONE6h70h (Port 3)<br>70h: Bit [30:16]<br>70h: Bit [31]Acknowledge Latency Timer for Port 3<br>• Bit [13:0]: acknowledge latency timer<br>• Bit [13:0]: acknowledge latency timerE8h70h (Port 4)<br>70h: Bit [30:16]<br>70h: Bit [31]Acknowledge Latency Timer for Port 4<br>• Bit [13:0]: acknowledge latency timerEAh70h (Port 5)<br>70h: Bit [31]Acknowledge Latency Timer for Port 5<br>• Bit [13:0]: acknowledge latency timerF0h8Ch (Port 0)<br>8Ch: Bit[23:16]<br>8Ch: Bit[23:16]XPIP_CSR6[23:16][10] for Port 0<br>• Bit[14]: reset selF0h8Ch (Port 0)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]XPIP_CSR6[23:16][10] for Port 1<br>• Bit[14]: reset selF2h8Ch (Port 1)<br>8Ch: Bit[10]PPI CSR[23:16][10] for Port 1<br>• Bit[13]: device specific PM CapabilityF2h8Ch (Port 2)<br>8Ch: Bit[10]XPIP_CSR[11] Port 1<br>• Bit[13]: device specific PM capabilityF4h8Ch (Port 2)<br>8Ch: Bit[10]XPIP_CSR[23:16][10] for Port 2<br>• Bit[14]: reset selF4h8Ch (Port 2)<br>8Ch: Bit[10]XPIP_CSR[23:16][10] for Port 2<br>• Bit[14]: reset selF4h8Ch (Port 2)<br>8Ch: Bit[10]XPIP_CSR[23:16][10] for Port 2<br>• Bit[13]: device specific PM capabilityF6h8Ch (Port 2)<br>8Ch: Bit[11]XPIP_CSR[23:16][10] for Port 3<br>• Bit[13]: device specific PM capabilityF6h8Ch (Port 3)<br>8Ch: Bit[10]XPIP_CSR6[23:16][10] for Port 3<br>• Bit[13]: device specific PM capabilityF6h8Ch (Port 3)<br>8Ch: Bit[0]XPIP_CSR6[23:16][10] for Port 3<br>• Bit[13]: device specific PM capabilityF6h8Ch (Port 3)<br>8Ch: Bit[0] <th></th>                                                                                                                                         |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 70h: Bit [30:16]         • Bit [14]: enable user acknowledge latency timer           70h (Port 4)         Acknowledge Latency Timer for Port 4           70h: Bit [31:]         • Bit [14]: enable user acknowledge latency timer           70h: Bit [31:]         • Bit [13:]           EAh         70h (Port 5)           70h: Bit [31:]         • Bit [13:]           EAh         70h (Port 5)           70h: Bit [31:]         • Bit [13:]           F0h         8Ch (Port 0)           XPIP CSR(23:16][10] for Port 0           8Ch (Port 0)         XPIP CSR(23:16][10] for Port 1           8Ch: Bit[11:]         • Bit[14]: enable user acknowledge latency timer           70h: Bit [30:16]         • Bit[12]: port disable           8Ch (Port 0)         XPIP CSR(23:16][10] for Port 1           8Ch (Port 1)         SCh: Bit[12]: port disable           8Ch (Port 1)         SCH [23:16]           8Ch (Port 1)         SCH [23:16][10] for Port 1           9Ch (Port 1)         9cice Specific PM Capability for Port 1           9Ch (Port 1)         Bevice Specific PM Capability for Port 2           8Ch (Port 1)         SCH [23:16][10] for Port 2           9Ch (Port 2)         PC/RG[23:16][10] for Port 2           9Ch (Port 2)         SCH [23:16]           9Ch (Port 2)                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 70h: Bit [31]         Bit [14]: enable user acknowledge latency timer           E8h         70h (Port 4)         Acknowledge Latency Timer for Port 4           70h: Bit [30:16]         Bit [130]: acknowledge latency timer           70h: Bit [31]         Bit [130]: acknowledge latency timer           70h: Bit [31]         Bit [14]: enable user acknowledge latency timer           70h: Bit [31]         Bit [130]: acknowledge latency timer           8Ch (Port 0)         XPIP_CSR[31] for Port 0           8Ch (Port 1)         XPIP_CSR[31] for Port 1           9Ch (Port 1)                                                                                                                                                                                                                                                                                                        |  |
| 70h: Bit [30:16]         • Bit [13:0]: acknowledge latency timer           70h: Bit [31]         • Bit [14]: enable user acknowledge latency timer           EAh         70h (Port 5)         Acknowledge Latency Timer for Port 5           70h: Bit [30:16]         • Bit [14]: enable user acknowledge latency timer           70h: Bit [31]         • Bit [13:0]: acknowledge latency timer           70h: Bit [31]         • Bit [10]           70h: Bit [31]         • Bit [10]           70h: Bit [31]         • Bit [10]           8Ch (Port 0)         XPIP_CSR[23:16] [10] for Port 0           8Ch (Port 0)         SCH[11] for Port 0           8Ch (Port 0)         XPIP_CSR[31:6] [10] for Port 1           8Ch (Port 1)         Bit[12]: port disable           8Ch (Port 1)         XPIP_CSR[31:6] [10] for Port 1           8Ch (Port 1)         Bit[7:0]: XPIP_CSR[67:0]           8Ch (Port 1)         Bit[7:0]: XPIP_CSR[67:0]           9Ch (Port 1)         Bevice Specific PM Capability for Port 1           9Ch (Port 1)         Bevice Specific PM Capability for Port 2           8Ch (Port 2)         XPIP_CSR[23:16] [10] for Port 2           8Ch (Port 2)         XPIP_CSR[23:16] [10] for Port 2           9Ch (Port 2)         Bit[13]: device specific PM capability           9Ch (Port 2)         SPIP_CSR[11] for Po                                                                                                                                                                                                                                                                                                                                  |  |
| 70h: Bit [30:16]<br>70h: Bit [31]         Bit [13:0]: acknowledge latency timer           EAh         70h (Port 5)<br>70h: Bit [31]         Acknowledge Latency Timer for Port 5           70h: Bit [31]         Bit [13:0]: acknowledge latency timer           70h: Bit [31]         Bit [14]: enable user acknowledge latency timer           70h: Bit [31]         Bit [14]: enable user acknowledge latency timer           70h: Bit [31]         Bit [14]: enable user acknowledge latency timer           70h: Bit [31]         Bit [14]: enable user acknowledge latency timer           70h: Bit [31]         Bit [14]: enable user acknowledge latency timer           70h: Bit [31]         Percent acknowledge latency timer           80h         Percent 3         Percent acknowledge latency timer           80h         Percent 3         Percent 3                                                                                                                                                                                                                                                                                                                                       |  |
| 70h: Bit [3]         • Bit [14]: enable user acknowledge latency timer           EAh         70h (Port 5)         Acknowledge Latency Timer for Port 5           70h: Bit [31]         • Bit [13:0]: acknowledge latency timer           70h: Bit [31]         • Bit [13:0]: acknowledge latency timer           70h: Bit [31]         • Bit [13:0]: acknowledge latency timer           70h: Bit [31]         • Bit [13:0]: acknowledge latency timer           70h: Bit [31]         • Bit [13:0]: acknowledge latency timer           70h: Bit [31]         • Bit [14]: enable user acknowledge latency timer           70h: Bit [31]         • Bit [14]: enable user acknowledge latency timer           70h: Bit [31]         • Bit [15:0]: acknowledge latency timer           70h: Bit [31]         • Bit [15:0]: acknowledge latency timer           70h: Bit [31]         • Bit [14]: enable user acknowledge latency timer           8Ch: Port 0         XPIP_CSR6[23:16[10] for Port 0           8Ch: Bit[11]         • Bit[14]: reset sel           F2h         SCh (Port 1)           8Ch (Port 1)         XPIP_CSR6[12]: for 1           9Ch (Port 1)         SCH: Bit[11] for Port 2           9Ch (Port 2)         SCH [31: for Port 2]           8Ch: Bit[12]         • Bit[14]: reset sel           F4h         SCh (Port 2)           9Ch (Port                                                                                                                                                                                                                                                                                                                         |  |
| EAh         70h (Port 5)<br>70h: Bit [30:16]<br>70h: Bit [31]         Acknowledge Latency Timer for Port 5           70h: Bit [31]         Bit [13:0]: acknowledge latency timer           70h: Bit [31]         Bit [13:0]: acknowledge latency timer           70h: Bit [31]         Bit [14]: neable user acknowledge latency timer           70h: Bit [31]         Bit [14]: neable user acknowledge latency timer           F0h         8Ch (Port 0)<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 0           8Ch (Port 0)<br>8Ch: Bit[11]         Bit[12]: port disable           8Ch (Port 1)<br>8Ch: Bit[11]         XPIP_CSR6[23:16][10] for Port 1           8Ch (Port 1)<br>8Ch: Bit[10]         SPIP_CSR6[23:16][10] for Port 1           8Ch (Port 1)<br>9Ch: Bit[0]         Bet(rest sel           9Ch (Port 1)<br>9Ch: Bit[1]         Povice Specific PM Capability for Port 1           8Ch (Port 2)<br>8Ch: Bit[12]         Bit[14]: reset sel           F4h         8Ch (Port 2)<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 2           9Ch: Bit[0]         Bit[7:0]: XPIP_CSR6[7:0]         Bit[12]: port disable           9Ch (Port 2)<br>9Ch: Bit[0]         SCh (Port 2)<br>8Ch: Bit[11]         Bit[13]: device specific PM capability           8Ch (Port 2)<br>9Ch: Bit[0]         SCh (Port 3)         SPIP_CSR6[23:16][10] for Port 3           F6h         8Ch (Port 3)<br>8Ch: Bit[23:16]         SPIP_CSR6[23:16][10] for Port 3                                                                                                                                                                                                        |  |
| 70h: Bit [30:16]         • Bit [13:0]: acknowledge latency timer           70h: Bit [31]         • Bit [13:0]: acknowledge latency timer           F0h         8Ch (Port 0)           8Ch (Port 0)         8Ch (Port 0)           8Ch (Port 0)         8Ch (Port 0)           8Ch (Port 0)         8Ch (Port 0)           8Ch (Port 1)         8Ch (Port 1)           8Ch (Port 1)         8Ch (Port 1)           8Ch (Port 1)         8Ch (Port 1)           8Ch (Port 1)         9Ch (Port 1)           9Ch (Port 1)         9Ch (Port 2)           8Ch (Port 2)         8Ch (Port 2)           8Ch (Port 2)         8Ch (Port 3)           9Ch (Port 3)         9Ch (Port 3)           8Ch (Port 3)         8Ch (Port 3)           9Ch (Port 3)         9Ch (Port 3)           9Ch (Port 3)         8Ch (Port 3)           8Ch (Port 3)         8Ch (Port 3)           8Ch (Port 3)         8Ch (Port 3) <t< td=""><td></td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 70h: Bit [31]         • Bit [14]: enable user acknowledge latency timer           F0h         8Ch (Port 0)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]         VPIP_CSR6[23:16][10] for Port 0<br>8It[7:0]: XPIP_CSR6[7:0]<br>9It[7:0]: XPIP_CSR6[7:0]           8Ch (Port 0)<br>8Ch: Bit[11]         XPIP_CSR[11] for Port 0<br>9It[7:0]: XPIP_CSR6[7:0]           8Ch (Port 1)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 1<br>9It[7:0]: XPIP_CSR6[7:0]           9Ch (Port 1)<br>9Ch: Bit[0]         Device Specific PM Capability for Port 1<br>• Bit[13]: device specific PM capability           8Ch (Port 1)<br>9Ch: Bit[0]         XPIP_CSR6[23:16][10] for Port 2<br>• Bit[7:0]: XPIP_CSR6[7:0]           8Ch (Port 1)<br>9Ch: Bit[1]         XPIP_CSR6[23:16][10] for Port 2<br>• Bit[7:0]: XPIP_CSR6[7:0]           F4h         8Ch (Port 2)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 2<br>• Bit[7:0]: XPIP_CSR6[7:0]           9Ch (Port 2)<br>9Ch: Bit[0]         XPIP_CSR[11] Port 1<br>• Bit[13]: device specific PM capability           9Ch (Port 2)<br>9Ch: Bit[0]         Device Specific PM Capability for Port 2<br>• Bit[7:0]: xPIP_CSR6[23:16][10] for Port 2<br>• Bit[13]: device specific PM capability           F6h         8Ch (Port 3)<br>8Ch: Bit[23:16]<br>8Ch: Bit[23:16]         XPIP_CSR6[23:16][10] for Port 3<br>• Bit[7:1]: port disable           F6h         8Ch (Port 3)<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 3<br>• Bit[7:1]: port disable           F6h         8Ch (Port 3)<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 3<br>• Bit[7:1]: port disable <td></td> |  |
| F0h         8Ch (Port 0)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 0<br>Bit[7:0]: XPIP_CSR6[7:0]           8Ch (Port 0)<br>8Ch: Bit[11]         XPIP_CSR[11] for Port 0<br>Bit[12]: port disable           8Ch (Port 0)<br>8Ch: Bit[11]         XPIP_CSR[11] for Port 0<br>Bit[14]: reset sel           F2h         8Ch (Port 1)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 1<br>Bit[7:0]: XPIP_CSR6[7:0]<br>Bit[12]: port disable           9Ch (Port 1)<br>9Ch: Bit[0]         Device Specific PM Capability for Port 1<br>Bit[13]: device specific PM capability           8Ch (Port 1)<br>9Ch: Bit[11]         XPIP_CSR6[11] Port 1<br>Bit[14]: reset sel           F4h         8Ch (Port 2)<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 2<br>Bit[7:0]: XPIP_CSR6[7:0]<br>Bit[12]: port disable           9Ch (Port 2)<br>9Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 2<br>Bit[12]: port disable           9Ch (Port 2)<br>9Ch: Bit[0]         Device Specific PM Capability for Port 2<br>Bit[13]: device specific PM capability           8Ch (Port 2)<br>9Ch: Bit[11]         XPIP_CSR6[11] for Port 2<br>Bit[13]: device specific PM capability           8Ch (Port 3)<br>8Ch: Bit[12]: 16]         XPIP_CSR6[7:0]<br>Bit[12]: port disable           F6h         8Ch (Port 3)<br>8Ch: Bit[10]         XPIP_CSR6[7:0]<br>Bit[12]: port disable           9Ch (Port 3)         XPIP_CSR6[7:0]<br>Bit[12]: port disable                                                                                                                                                                                |  |
| 8Ch: Bit[10]         Bit[12]: port disable           8Ch (Port 0)<br>8Ch: Bit[11]         XPIP_CSR[11] for Port 0<br>Bit[14]: reset sel           F2h         8Ch (Port 1)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 1<br>Bit[7:0]: XPIP_CSR6[7:0]<br>Bit[12]: port disable           9Ch (Port 1)<br>9Ch: Bit[0]         Device Specific PM Capability for Port 1<br>Bit[13]: device specific PM capability           8Ch (Port 1)<br>9Ch: Bit[11]         XPIP_CSR[11] Port 1<br>Bit[13]: device specific PM capability           8Ch (Port 1)<br>8Ch: Bit[11]         XPIP_CSR[11] Port 1<br>Bit[14]: reset sel           F4h         8Ch (Port 2)<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 2<br>Bit[12]: port disable           9Ch (Port 2)<br>9Ch: Bit[0]         XPIP_CSR6[12:0]<br>Bit[13]: device specific PM capability           8Ch (Port 2)<br>9Ch: Bit[0]         Device Specific PM Capability for Port 2<br>Bit[13]: device specific PM capability           8Ch (Port 2)<br>8Ch: Bit[11]         XPIP_CSR6[12:16][10] for Port 2<br>Bit[13]: device specific PM capability           F6h         8Ch (Port 3)<br>8Ch: Bit[12]: port disable           F6h         8Ch (Port 3)<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 3<br>Bit[12]: port disable           9Ch (Port 3)         Device Specific PM Capability for Port 3                                                                                                                                                                                                                                                                                       |  |
| 8Ch: Bit[10]         Bit[12]: port disable           8Ch (Port 0)<br>8Ch: Bit[11]         XPIP_CSR[11] for Port 0<br>= Bit[14]: reset sel           F2h         8Ch (Port 1)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 1<br>= Bit[7:0]: XPIP_CSR6[7:0]           F2h         8Ch (Port 1)<br>9Ch (Port 1)<br>9Ch: Bit[0]         Device Specific PM Capability for Port 1<br>= Bit[13]: device specific PM capability           8Ch (Port 1)<br>9Ch: Bit[11]         XPIP_CSR[11] Port 1<br>= Bit[14]: reset sel           F4h         8Ch (Port 2)<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 2<br>= Bit[7:0]: XPIP_CSR6[7:0]<br>= Bit[12]: port disable           9Ch (Port 2)<br>9Ch: Bit[0]         XPIP_CSR6[23:16][10] for Port 2<br>= Bit[13]: device specific PM capability           8Ch (Port 2)<br>9Ch: Bit[0]         XPIP_CSR6[11] for Port 2<br>= Bit[13]: device specific PM capability           8Ch (Port 2)<br>9Ch: Bit[0]         XPIP_CSR[11] for Port 2<br>= Bit[14]: reset sel           F6h         8Ch (Port 3)<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 3<br>= Bit[7:0]: XPIP_CSR6[7:0]<br>= Bit[12]: port disable           F6h         8Ch (Port 3)<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 3<br>= Bit[12]: port disable           F6h         8Ch (Port 3)<br>8Ch: Bit[10]         XPIP_CSR6[7:0]<br>= Bit[12]: port disable                                                                                                                                                                                                                                                              |  |
| 8Ch: Bit[11]         Bit[14]: reset sel           F2h         8Ch (Port 1)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 1<br>9 Bit[7:0]: XPIP_CSR6[7:0]<br>8Ch: Bit[10]           9Ch (Port 1)<br>9Ch: Bit[0]         Bit[7:0]: XPIP_CSR6[7:0]<br>8Ch: Bit[1]         Device Specific PM Capability for Port 1<br>• Bit[13]: device specific PM capability           8Ch (Port 1)<br>9Ch: Bit[0]         XPIP_CSR[11] Port 1<br>• Bit[13]: device specific PM capability           8Ch (Port 1)<br>8Ch: Bit[11]         XPIP_CSR6[23:16][10] for Port 2<br>• Bit[14]: reset sel           F4h         8Ch (Port 2)<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 2<br>• Bit[12]: port disable           9Ch (Port 2)<br>9Ch: Bit[0]         Device Specific PM Capability for Port 2<br>• Bit[13]: device specific PM capability           8Ch (Port 2)<br>9Ch: Bit[0]         Perice Specific PM Capability for Port 2<br>• Bit[13]: device specific PM capability           8Ch (Port 2)<br>9Ch: Bit[0]         XPIP_CSR6[23:16][10] for Port 2<br>• Bit[13]: device specific PM capability           F6h         8Ch (Port 3)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 3<br>• Bit[7:0]: XPIP_CSR6[7:0]<br>• Bit[12]: port disable           F6h         8Ch (Port 3)<br>8Ch: Bit[10]         Device Specific PM Capability for Port 3                                                                                                                                                                                                                                                                               |  |
| 8Ch: Bit[11]         Bit[14]: reset sel           F2h         8Ch (Port 1)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 1<br>9 Bit[7:0]: XPIP_CSR6[7:0]<br>8Ch: Bit[10]           9Ch (Port 1)<br>9Ch: Bit[0]         Bit[7:0]: XPIP_CSR6[7:0]<br>8Ch: Bit[1]         Device Specific PM Capability for Port 1<br>• Bit[13]: device specific PM capability           8Ch (Port 1)<br>9Ch: Bit[0]         XPIP_CSR[11] Port 1<br>• Bit[13]: device specific PM capability           8Ch (Port 1)<br>8Ch: Bit[11]         XPIP_CSR6[23:16][10] for Port 2<br>• Bit[14]: reset sel           F4h         8Ch (Port 2)<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 2<br>• Bit[12]: port disable           9Ch (Port 2)<br>9Ch: Bit[0]         Device Specific PM Capability for Port 2<br>• Bit[13]: device specific PM capability           8Ch (Port 2)<br>9Ch: Bit[0]         Perice Specific PM Capability for Port 2<br>• Bit[13]: device specific PM capability           8Ch (Port 2)<br>9Ch: Bit[0]         XPIP_CSR6[23:16][10] for Port 2<br>• Bit[13]: device specific PM capability           F6h         8Ch (Port 3)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 3<br>• Bit[7:0]: XPIP_CSR6[7:0]<br>• Bit[12]: port disable           F6h         8Ch (Port 3)<br>8Ch: Bit[10]         Device Specific PM Capability for Port 3                                                                                                                                                                                                                                                                               |  |
| F2h       8Ch (Port 1)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]       XPIP_CSR6[23:16][10] for Port 1<br>• Bit[7:0]: XPIP_CSR6[7:0]<br>• Bit[12]: port disable         9Ch (Port 1)<br>9Ch: Bit[0]       Device Specific PM Capability for Port 1<br>• Bit[13]: device specific PM capability         8Ch (Port 1)<br>8Ch: Bit[11]       XPIP_CSR[11] Port 1<br>• Bit[14]: reset sel         F4h       8Ch (Port 2)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]       XPIP_CSR6[23:16][10] for Port 2<br>• Bit[7:0]: XPIP_CSR6[7:0]<br>• Bit[12]: port disable         9Ch (Port 2)<br>9Ch: Bit[0]       Device Specific PM Capability for Port 2<br>• Bit[12]: port disable         9Ch (Port 2)<br>9Ch: Bit[0]       Device Specific PM Capability for Port 2<br>• Bit[13]: device specific PM capability         8Ch (Port 2)<br>9Ch: Bit[0]       XPIP_CSR[11] for Port 2<br>• Bit[13]: device specific PM capability         8Ch (Port 3)<br>8Ch: Bit[11]       XPIP_CSR[11] for Port 3<br>• Bit[14]: reset sel         F6h       8Ch (Port 3)<br>8Ch: Bit[10]       XPIP_CSR6[23:16][10] for Port 3<br>• Bit[12]: port disable         F6h       8Ch (Port 3)<br>8Ch: Bit[10]       XPIP_CSR6[23:16][10] for Port 3<br>• Bit[12]: port disable                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 8Ch: Bit[23:16]<br>8Ch: Bit[10]-Bit[7:0]: XPIP_CSR6[7:0]<br>•9Ch (Port 1)<br>9Ch: Bit[0]Device Specific PM Capability for Port 1<br>•9Ch (Port 1)<br>9Ch: Bit[0]Device Specific PM Capability for Port 1<br>•8Ch (Port 1)<br>8Ch: Bit[11]XPIP_CSR[11] Port 1<br>•8Ch (Port 2)<br>8Ch: Bit[23:16]XPIP_CSR6[23:16][10] for Port 2<br>•F4h8Ch (Port 2)<br>8Ch: Bit[10]XPIP_CSR6[23:16][10] for Port 2<br>•Bit[10]09Ch (Port 2)<br>9Ch: Bit[0]Device Specific PM Capability for Port 2<br>•8Ch (Port 2)<br>8Ch: Bit[11]Device Specific PM Capability for Port 2<br>•8Ch (Port 3)XPIP_CSR[11] for Port 2<br>•F6h8Ch (Port 3)<br>8Ch: Bit[10]XPIP_CSR6[23:16][10] for Port 3<br>•F6h8Ch (Port 3)<br>•Bit[7:0]: XPIP_CSR6[7:0]<br>•Bit[12]: port disable9Ch (Port 3)<br>•Bit[12]: port disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 8Ch: Bit[10]• Bit[12]: port disable9Ch (Port 1)<br>9Ch: Bit[0]Device Specific PM Capability for Port 1<br>• Bit[13]: device specific PM capability8Ch (Port 1)<br>8Ch: Bit[11]XPIP_CSR[11] Port 1<br>• Bit[14]: reset selF4h8Ch (Port 2)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]XPIP_CSR6[23:16][10] for Port 2<br>• Bit[12]: port disableF4h8Ch (Port 2)<br>9Ch: Bit[0]Device Specific PM Capability for Port 2<br>• Bit[12]: port disableF4h8Ch (Port 2)<br>9Ch: Bit[0]Device Specific PM Capability for Port 2<br>• Bit[13]: device specific PM capabilityF6h8Ch (Port 2)<br>8Ch: Bit[11]Device Specific PM Capability for Port 3<br>• Bit[14]: reset selF6h8Ch (Port 3)<br>8Ch: Bit[10]XPIP_CSR6[23:16][10] for Port 3<br>• Bit[12]: port disableF6h9Ch (Port 3)<br>• Bit[12]: port disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 9Ch (Port 1)<br>9Ch: Bit[0]Device Specific PM Capability for Port 1<br>• Bit[13]: device specific PM capability8Ch (Port 1)<br>8Ch: Bit[11]XPIP_CSR[11] Port 1<br>• Bit[14]: reset selF4h8Ch (Port 2)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]XPIP_CSR6[23:16][10] for Port 2<br>• Bit[7:0]: XPIP_CSR6[7:0]<br>• Bit[12]: port disable9Ch (Port 2)<br>9Ch: Bit[0]Device Specific PM Capability for Port 2<br>• Bit[13]: device specific PM capability8Ch (Port 2)<br>9Ch: Bit[0]Device Specific PM Capability for Port 2<br>• Bit[13]: device specific PM capabilityF6h8Ch (Port 2)<br>8Ch: Bit[23:16]<br>8Ch: Bit[23:16]XPIP_CSR6[23:16][10] for Port 3<br>• Bit[12]: port disableF6h8Ch (Port 3)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]XPIP_CSR6[23:16][10] for Port 3<br>• Bit[12]: port disableF6h9Ch (Port 3)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]XPIP_CSR6[23:16][10] for Port 3<br>• Bit[12]: port disableF6h9Ch (Port 3)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]Device Specific PM Capability for Port 3<br>• Bit[12]: port disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 9Ch: Bit[0]• Bit[13]: device specific PM capability8Ch (Port 1)<br>8Ch: Bit[11]XPIP_CSR[11] Port 1<br>• Bit[14]: reset selF4h8Ch (Port 2)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]XPIP_CSR6[23:16][10] for Port 2<br>• Bit[7:0]: XPIP_CSR6[7:0]<br>• Bit[12]: port disable9Ch (Port 2)<br>9Ch: Bit[0]Device Specific PM Capability for Port 2<br>• Bit[13]: device specific PM capability8Ch (Port 2)<br>9Ch: Bit[0]Device Specific PM Capability for Port 2<br>• Bit[13]: device specific PM capability8Ch (Port 2)<br>8Ch: Bit[11]XPIP_CSR[11] for Port 2<br>• Bit[14]: reset selF6h8Ch (Port 3)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]XPIP_CSR6[23:16][10] for Port 3<br>• Bit[7:0]: XPIP_CSR6[7:0]<br>• Bit[12]: port disableF6h9Ch (Port 3)<br>8Ch: Bit[10]Device Specific PM Capability for Port 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 9Ch: Bit[0]• Bit[13]: device specific PM capability8Ch (Port 1)<br>8Ch: Bit[11]XPIP_CSR[11] Port 1<br>• Bit[14]: reset selF4h8Ch (Port 2)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]XPIP_CSR6[23:16][10] for Port 2<br>• Bit[12]: port disable9Ch (Port 2)<br>9Ch: Bit[0]Device Specific PM Capability for Port 2<br>• Bit[13]: device specific PM capability8Ch (Port 2)<br>9Ch: Bit[0]Device Specific PM Capability for Port 2<br>• Bit[13]: device specific PM capabilityF6h8Ch (Port 2)<br>8Ch: Bit[11]XPIP_CSR[11] for Port 2<br>• Bit[14]: reset selF6h8Ch (Port 3)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]XPIP_CSR6[23:16][10] for Port 3<br>• Bit[7:0]: XPIP_CSR6[7:0]<br>• Bit[12]: port disableF6h9Ch (Port 3)<br>8Ch: Bit[10]Device Specific PM Capability for Port 3<br>• Bit[12]: port disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 8Ch (Port 1)<br>8Ch: Bit[11]XPIP_CSR[11] Port 1<br>• Bit[14]: reset selF4h8Ch (Port 2)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]XPIP_CSR6[23:16][10] for Port 2<br>• Bit[7:0]: XPIP_CSR6[7:0]<br>• Bit[12]: port disable9Ch (Port 2)<br>9Ch: Bit[0]Device Specific PM Capability for Port 2<br>• Bit[13]: device specific PM capability8Ch (Port 2)<br>9Ch: Bit[1]XPIP_CSR[11] for Port 2<br>• Bit[14]: reset sel8Ch (Port 2)<br>8Ch: Bit[11]XPIP_CSR[11] for Port 2<br>• Bit[14]: reset selF6h8Ch (Port 3)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]XPIP_CSR6[23:16][10] for Port 3<br>• Bit[7:0]: XPIP_CSR6[7:0]<br>• Bit[12]: port disableF6h9Ch (Port 3)<br>8Ch: Bit[10]Device Specific PM Capability for Port 3<br>• Bit[12]: port disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 8Ch: Bit[11]         -         Bit[14]: reset sel           F4h         8Ch (Port 2)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 2<br>• Bit[7:0]: XPIP_CSR6[7:0]<br>• Bit[12]: port disable           9Ch (Port 2)<br>9Ch: Bit[0]         Device Specific PM Capability for Port 2<br>• Bit[13]: device specific PM capability           8Ch (Port 2)<br>8Ch: Bit[11]         XPIP_CSR[11] for Port 2<br>• Bit[14]: reset sel           F6h         8Ch (Port 3)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 3<br>• Bit[7:0]: XPIP_CSR6[7:0]<br>• Bit[12]: port disable           F6h         9Ch (Port 3)<br>8Ch: Bit[10]         Device Specific PM Capability for Port 3<br>• Bit[7:0]: XPIP_CSR6[7:0]<br>• Bit[12]: port disable           9Ch (Port 3)         Device Specific PM Capability for Port 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 8Ch: Bit[11]         -         Bit[14]: reset sel           F4h         8Ch (Port 2)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 2<br>• Bit[7:0]: XPIP_CSR6[7:0]<br>• Bit[12]: port disable           9Ch (Port 2)<br>9Ch: Bit[0]         Device Specific PM Capability for Port 2<br>• Bit[13]: device specific PM capability           8Ch (Port 2)<br>8Ch: Bit[11]         XPIP_CSR[11] for Port 2<br>• Bit[14]: reset sel           F6h         8Ch (Port 3)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 3<br>• Bit[7:0]: XPIP_CSR6[7:0]<br>• Bit[12]: port disable           F6h         9Ch (Port 3)<br>8Ch: Bit[10]         Device Specific PM Capability for Port 3<br>• Bit[7:0]: XPIP_CSR6[7:0]<br>• Bit[12]: port disable           9Ch (Port 3)         Device Specific PM Capability for Port 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| F4h       8Ch (Port 2)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]       XPIP_CSR6[23:16][10] for Port 2<br>9 Bit[7:0]: XPIP_CSR6[7:0]<br>8Ch: Bit[10]         9Ch (Port 2)<br>9Ch: Bit[0]       Device Specific PM Capability for Port 2<br>9Ch: Bit[13]: device specific PM capability         8Ch (Port 2)<br>8Ch: Bit[11]       XPIP_CSR[11] for Port 2<br>9Ch: Bit[13]: device specific PM capability         F6h       8Ch (Port 3)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]       XPIP_CSR[11] for Port 3<br>9Ch (Port 3)         F6h       8Ch (Port 3)<br>9Ch (Port 3)       XPIP_CSR6[23:16][10] for Port 3<br>9Ch (Port 3)         F6h       8Ch (Port 3)<br>8Ch: Bit[10]       XPIP_CSR6[23:16][10] for Port 3<br>9Ch (Port 3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 8Ch: Bit[23:16]<br>8Ch: Bit[10]Bit[7:0]: XPIP_CSR6[7:0]<br>Bit[12]: port disable9Ch (Port 2)<br>9Ch: Bit[0]Device Specific PM Capability for Port 2<br>Bit[13]: device specific PM capability8Ch (Port 2)<br>8Ch: Bit[11]XPIP_CSR[11] for Port 2<br>Bit[14]: reset selF6h8Ch (Port 3)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]XPIP_CSR6[23:16][10] for Port 3<br>Bit[12]: port disableF6h9Ch (Port 3)<br>8Ch: Bit[10]Device Specific PM Capability for Port 3<br>Bit[12]: port disableF6h9Ch (Port 3)<br>8Ch: Bit[10]Device Specific PM Capability for Port 3<br>Bit[12]: port disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 8Ch: Bit[10]       • Bit[12]: port disable         9Ch (Port 2)<br>9Ch: Bit[0]       Device Specific PM Capability for Port 2<br>• Bit[13]: device specific PM capability         8Ch (Port 2)<br>8Ch: Bit[11]       XPIP_CSR[11] for Port 2<br>• Bit[14]: reset sel         F6h       8Ch (Port 3)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]       XPIP_CSR6[23:16][10] for Port 3<br>• Bit[7:0]: XPIP_CSR6[7:0]<br>• Bit[12]: port disable         9Ch (Port 3)       Device Specific PM Capability for Port 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 9Ch (Port 2)<br>9Ch: Bit[0]Device Specific PM Capability for Port 2<br>• Bit[13]: device specific PM capability8Ch (Port 2)<br>8Ch: Bit[11]XPIP_CSR[11] for Port 2<br>• Bit[14]: reset selF6h8Ch (Port 3)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]XPIP_CSR6[23:16][10] for Port 3<br>• Bit[7:0]: XPIP_CSR6[7:0]<br>• Bit[12]: port disable9Ch (Port 3)Device Specific PM Capability for Port 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 9Ch: Bit[0]       • Bit[13]: device specific PM capability         8Ch (Port 2)<br>8Ch: Bit[11]       XPIP_CSR[11] for Port 2<br>• Bit[14]: reset sel         F6h       8Ch (Port 3)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]       XPIP_CSR6[23:16][10] for Port 3<br>• Bit[7:0]: XPIP_CSR6[7:0]<br>• Bit[12]: port disable         9Ch (Port 3)       Device Specific PM Capability for Port 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 9Ch: Bit[0]       • Bit[13]: device specific PM capability         8Ch (Port 2)<br>8Ch: Bit[11]       XPIP_CSR[11] for Port 2<br>• Bit[14]: reset sel         F6h       8Ch (Port 3)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]       XPIP_CSR6[23:16][10] for Port 3<br>• Bit[7:0]: XPIP_CSR6[7:0]<br>• Bit[12]: port disable         9Ch (Port 3)       Device Specific PM Capability for Port 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 8Ch (Port 2)<br>8Ch: Bit[11]         XPIP_CSR[11] for Port 2<br>• Bit[14]: reset sel           F6h         8Ch (Port 3)<br>8Ch: Bit[23:16]<br>8Ch: Bit[10]         XPIP_CSR6[23:16][10] for Port 3<br>• Bit[7:0]: XPIP_CSR6[7:0]<br>• Bit[12]: port disable           9Ch (Port 3)         Device Specific PM Capability for Port 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 8Ch: Bit[11]         • Bit[14]: reset sel           F6h         8Ch (Port 3)         XPIP_CSR6[23:16][10] for Port 3           8Ch: Bit[23:16]         • Bit[7:0]: XPIP_CSR6[7:0]           8Ch: Bit[10]         • Bit[12]: port disable           9Ch (Port 3)         Device Specific PM Capability for Port 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 8Ch: Bit[11]         • Bit[14]: reset sel           F6h         8Ch (Port 3)         XPIP_CSR6[23:16][10] for Port 3           8Ch: Bit[23:16]         • Bit[7:0]: XPIP_CSR6[7:0]           8Ch: Bit[10]         • Bit[12]: port disable           9Ch (Port 3)         Device Specific PM Capability for Port 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| F6h         8Ch (Port 3)         XPIP_CSR6[23:16][10] for Port 3           8Ch: Bit[23:16]         • Bit[7:0]: XPIP_CSR6[7:0]           8Ch: Bit[10]         • Bit[12]: port disable           9Ch (Port 3)         Device Specific PM Capability for Port 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 8Ch: Bit[23:16]       •       Bit[7:0]: XPIP_CSR6[7:0]         8Ch: Bit[10]       •       Bit[12]: port disable         9Ch (Port 3)       Device Specific PM Capability for Port 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 8Ch: Bit[10]• Bit[12]: port disable9Ch (Port 3)Device Specific PM Capability for Port 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 9Ch (Port 3) Device Specific PM Capability for Port 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| • Big [5]: device specific PM capability                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| PCb (Board 2) VDID_CSD(11) for Board 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 8Ch (Port 3)         XPIP_CSR[11] for Port 3           8Ch: Bit[11]         • Bit[14]: reset sel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| F8h         8Ch (Port 4)         XPIP_CSR6[23:16][10] for Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| $\begin{array}{c} 8Ch. Bit[22.10] \\ 8Ch. Bit[10] \\ \end{array} \qquad \qquad$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 9Ch (Port 4) Device Specific PM Capability for Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 9Ch: Bit[0] • Bit[13]: device specific PM capability                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| Directory Directory Directory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 8Ch (Port 4) XPIP CSR[11] for Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 8Ch: Bit[11] $\bullet$ Bit[14]: reset sel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| FAh         8Ch (Port 5)         XPIP CSR6[23:16][10] for Port 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 8Ch: Bit[23:16] • Bit[7:0]: XPIP_CSR6[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 8Ch: $Bit[10]$ Bit[12]: port disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 9Ch (Port 5) Device Specific PM Capability for Port 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 9Ch: Bit[0] Bit[13]: device specific PM capability                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 8Ch (Port 5) XPIP CSR[11] for Port 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 8Ch: Bit[11] Bit[14]: reset sel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 100h 15Ch (Port 0) VC1 MAX Time Slot for Port 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 15Ch: Bit [22:16] Bit [6:0]: the maximum time slot supported by VC1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 160h (Port 0) TC/VC Map for Port 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 160h: Bit [7:0] Bit [15:8]: when set, it indicates the corresponding TC is mapped                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |





| ADDDEGG | DOL GEO OFESET    | DESCRIPTION                                                                                    |
|---------|-------------------|------------------------------------------------------------------------------------------------|
| ADDRESS | PCI CFG OFFSET    | DESCRIPTION                                                                                    |
| 102h    | 15Ch (Port 1)     | VC1 MAX Time Slot for Port 1                                                                   |
|         | 15Ch: Bit [22:16] | <ul> <li>Bit [6:0]: the maximum time slot supported by VC1</li> </ul>                          |
|         |                   |                                                                                                |
|         | 160h (Port 1)     | TC/VC Map for Port 1                                                                           |
|         | 160h: Bit [7:0]   | <ul> <li>Bit [15:8]: when set, it indicates the corresponding TC is mapped into VC1</li> </ul> |
| 104h    | 15Ch (Port 2)     | VC1 MAX Time Slot for Port 2                                                                   |
| 104n    |                   |                                                                                                |
|         | 15Ch: Bit [22:16] | <ul> <li>Bit [6:0]: the maximum time slot supported by VC1</li> </ul>                          |
|         |                   |                                                                                                |
|         | 160h (Port 2)     | TC/VC Map for Port 2                                                                           |
|         | 160h: Bit [7:0]   | <ul> <li>Bit [15:8]: when set, it indicates the corresponding TC is mapped into VC1</li> </ul> |
| 106h    | 15Ch (Port 3)     | VC1 MAX Time Slot for Port 3                                                                   |
|         | 15Ch: Bit [22:16] | <ul> <li>Bit [6:0]: the maximum time slot supported by VC1</li> </ul>                          |
|         | 15Ch. Dit [22.10] | Dir [0.0]. the maximum time slot supported by Ver                                              |
|         | 1(0) (D++ 2)      | TOAC Man for Band 2                                                                            |
|         | 160h (Port 3)     | TC/VC Map for Port 3                                                                           |
|         | 160h: Bit [7:0]   | <ul> <li>Bit [15:8]: when set, it indicates the corresponding TC is mapped into VC1</li> </ul> |
| 108h    | 15Ch (Port 4)     | VC1 MAX Time Slot for Port 4                                                                   |
|         | 15Ch: Bit [22:16] | <ul> <li>Bit [6:0]: the maximum time slot supported by VC1</li> </ul>                          |
|         |                   |                                                                                                |
|         | 160h (Port 4)     | TC/VC Map for Port 4                                                                           |
|         | 160h: Bit [7:0]   | <ul> <li>Bit [15:8]: when set, it indicates the corresponding TC is mapped into VC1</li> </ul> |
| 10Ah    |                   | VC1 MAX Time Slot for Port 5                                                                   |
| IUAn    | 15Ch (Port 5)     |                                                                                                |
|         | 15Ch: Bit [22:16] | <ul> <li>Bit [6:0]: the maximum time slot supported by VC1</li> </ul>                          |
|         |                   |                                                                                                |
|         | 160h (Port 5)     | TC/VC Map for Port 5                                                                           |
|         | 160h: Bit [7:0]   | <ul> <li>Bit [15:8]: when set, it indicates the corresponding TC is mapped into VC1</li> </ul> |
| 110h    | 98h (Port 0)      | L1 PM CSR for Port 0                                                                           |
| 11011   | 98h: Bit[27:24]   | <ul> <li>Bit[3:0]: L1 PM option[3:0]</li> </ul>                                                |
|         | 9011. Dh[27.24]   |                                                                                                |
|         | 2441 (7) (10)     |                                                                                                |
|         | 244h (Port 0)     | L1 PM Substates Capability for Port 0                                                          |
|         | 244h: Bit[1]      | <ul> <li>Bit[4]: pci_pm_L1.1 sup</li> </ul>                                                    |
|         | 244h: Bit[3]      | <ul> <li>Bit[5]: aspm_pm_L1.1 sup</li> </ul>                                                   |
|         | 244h: Bit[4]      | <ul> <li>Bit[6]: L1pm_substate_sup</li> </ul>                                                  |
|         |                   |                                                                                                |
|         | 33Ch (Port 0)     | LTSSM CSR for Port 0                                                                           |
|         | 33Ch: Bit[7:0]    | <ul> <li>Bit[15:8]: ltssm_csr</li> </ul>                                                       |
| 112h    |                   |                                                                                                |
| 112h    | 98h (Port 1)      | L1 PM CSR for Port 1                                                                           |
|         | 98h: Bit[27:24]   | <ul> <li>Bit[3:0]: L1 PM option[3:0]</li> </ul>                                                |
|         |                   |                                                                                                |
|         | 244h (Port 1)     | L1 PM Substates Capability for Port 1                                                          |
|         | 244h: Bit[1]      | <ul> <li>Bit[4]: pci_pm_L1.1 sup</li> </ul>                                                    |
|         | 244h: Bit[3]      | Bit[5]: aspm pm L1.1 sup                                                                       |
|         | 244h: Bit[4]      | <ul> <li>Bit[6]: L1pm_substate_sup</li> </ul>                                                  |
|         |                   |                                                                                                |
|         | 33Ch (Port 1)     | LTSSM_CSR for Port 1                                                                           |
|         | . ,               |                                                                                                |
|         | 33Ch: Bit[7:0]    | Bit[15:8]: ltssm_csr                                                                           |
| 114h    | 98h (Port 2)      | L1 PM CSR for Port 2                                                                           |
|         | 98h: Bit[27:24]   | <ul> <li>Bit[3:0]: L1 PM option[3:0]</li> </ul>                                                |
|         |                   |                                                                                                |
|         | 244h (Port 2)     | L1 PM Substates Capability for Port 2                                                          |
|         | 244h: Bit[1]      | <ul> <li>Bit[4]: pci_pm_L1.1 sup</li> </ul>                                                    |
|         | 244h: Bit[3]      | <ul> <li>Bit[5]: aspm_pm_L1.1 sup</li> </ul>                                                   |
|         | 244h: Bit[4]      | <ul> <li>Bit[5]: aspin_bin_bin_bin_sup</li> <li>Bit[6]: L1pm_substate_sup</li> </ul>           |
|         | 244II. DIU[4]     | - Dilol. Dipin_substate_sup                                                                    |
|         |                   |                                                                                                |
|         | 33Ch (Port 2)     | LTSSM_CSR for Port 2                                                                           |
|         | 33Ch: Bit[7:0]    | <ul> <li>Bit[15:8]: ltssm_csr</li> </ul>                                                       |
| 116h    | 98h (Port 3)      | L1 PM CSR for Port 3                                                                           |
|         | 98h: Bit[27:24]   | <ul> <li>Bit[3:0]: L1 PM option[3:0]</li> </ul>                                                |
|         | с <u>э</u>        |                                                                                                |
|         | 244h (Port 3)     | L1 PM Substates Capability for Port 3                                                          |
|         | 244h: Bit[1]      | <ul> <li>Bit[4]: pci pm L1.1 sup</li> </ul>                                                    |
|         |                   |                                                                                                |
|         | 244h: Bit[3]      | <ul> <li>Bit[5]: aspm_pm_L1.1 sup</li> </ul>                                                   |
|         | 244h: Bit[4]      | <ul> <li>Bit[6]: L1pm_substate_sup</li> </ul>                                                  |
|         |                   |                                                                                                |
|         | 33Ch (Port 3)     | LTSSM CSR for Port 3                                                                           |
|         | 33Ch: Bit[7:0]    | • $\operatorname{Bit}[10:8]$ : Itssm csr                                                       |
| L       |                   |                                                                                                |





| ADDRESS | PCI CFG OFFSET                           | DESCRIPTION                                                                                                    |
|---------|------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| 118h    | 98h (Port 4)                             | L1 PM CSR for Port 4                                                                                           |
| 1101    | 98h: Bit[27:24]                          | <ul> <li>Bit[3:0]: L1 PM option[3:0]</li> </ul>                                                                |
|         | 9011. Dh[27.24]                          | - Didardi El Li Mobiloli (2.0)                                                                                 |
|         | 244h (Port 4)                            | L1 PM Substates Capability for Port 4                                                                          |
|         | 244h: Bit[1]                             | <ul> <li>Bit[4]: pci_pm_L1.1 sup</li> </ul>                                                                    |
|         | 244h: Bit[3]                             | <ul> <li>Bit[5]: aspm pm L1.1 sup</li> </ul>                                                                   |
|         | 244h: Bit[4]                             | <ul> <li>Bit[6]: L1pm_substate_sup</li> </ul>                                                                  |
|         |                                          | f.lknk                                                                                                         |
|         | 33Ch (Port 4)                            | LTSSM CSR for Port 4                                                                                           |
|         | 33Ch: Bit[7:0]                           | <ul> <li>Bit[15:8]: ltssm csr</li> </ul>                                                                       |
| 11Ah    | 98h (Port 5)                             | L1 PM CSR for Port 5                                                                                           |
|         | 98h: Bit[27:24]                          | <ul> <li>Bit[3:0]: L1 PM option[3:0]</li> </ul>                                                                |
|         | L 3                                      |                                                                                                                |
|         | 244h (Port 5)                            | L1 PM Substates Capability for Port 5                                                                          |
|         | 244h: Bit[1]                             | <ul> <li>Bit[4]: pci_pm_L1.1 sup</li> </ul>                                                                    |
|         | 244h: Bit[3]                             | <ul> <li>Bit[5]: aspm_pm_L1.1 sup</li> </ul>                                                                   |
|         | 244h: Bit[4]                             | <ul> <li>Bit[6]: L1pm_substate_sup</li> </ul>                                                                  |
|         |                                          |                                                                                                                |
|         | 33Ch (Port 5)                            | LTSSM_CSR for Port 5                                                                                           |
|         | 33Ch: Bit[7:0]                           | <ul> <li>Bit[10:8]: ltssm_csr</li> </ul>                                                                       |
| 120h    | 340h (Port 0)                            | Hotplug_CSR for Port 0                                                                                         |
|         | 340h: Bit [15:0]                         | <ul> <li>Bit [15:0]: hotplug csr</li> </ul>                                                                    |
| 122h    | 340h (Port 1)                            | Hotplug_CSR for Port 1                                                                                         |
|         | 340h: Bit [15:0]                         | Bit [15:0]: hotplug csr                                                                                        |
| 124h    | 340h (Port 2)                            | Hotplug_CSR for Port 2                                                                                         |
| 10/1    | 340h: Bit [15:0]                         | Bit [15:0]: hotplug csr                                                                                        |
| 126h    | 340h (Port 3)                            | Hotplug_CSR for Port 3                                                                                         |
| 1001    | 340h: Bit [15:0]                         | Bit [15:0]: hotplug csr                                                                                        |
| 128h    | <b>340h (Port 4)</b><br>340h: Bit [15:0] | Hotplug_CSR for Port 4                                                                                         |
| 12Ah    | <b>340h</b> (Port 5)                     | Bit [15:0]: hotplug csr  Hotplug CSR for Port 5                                                                |
| 12All   | 340h: Bit [15:0]                         | Bit [15:0]: hotplug csr                                                                                        |
| 130h    | <b>340h (Port 0)</b>                     | MAC_CSR1 for Port 0                                                                                            |
| 15011   | 340h: Bit [31:16]                        | Bit [15:0]: mac csr1                                                                                           |
| 132h    | 340h (Port 1)                            | MAC CSRI for Port 1                                                                                            |
| 15211   | 340h: Bit [31:16]                        | Bit [15:0]: mac csr1                                                                                           |
| 134h    | 340h (Port 2)                            | MAC CSR1 for Port 2                                                                                            |
| 10 111  | 340h: Bit [31:16]                        | Bit [15:0]: mac csr1                                                                                           |
| 136h    | 340h (Port 3)                            | MAC_CSR1 for Port 3                                                                                            |
|         | 340h: Bit [31:16]                        | <ul> <li>Bit [15:0]: mac csr1</li> </ul>                                                                       |
| 138h    | 340h (Port 4)                            | MAC CSR1 for Port 4                                                                                            |
|         | 340h: Bit [31:16]                        | Bit [15:0]: mac csr1                                                                                           |
| 13Ah    | 340h (Port 5)                            | MAC_CSR1 for Port 5                                                                                            |
|         | 340h: Bit [31:16]                        | <ul> <li>Bit [15:0]: mac csr1</li> </ul>                                                                       |
| 140h    | 350h (Port 1~5)                          | CPLD Flow Control Enable for Port 1~5                                                                          |
|         | 350h: Bit [7:0]                          | <ul> <li>Bit [1]: Port 1 CPLD flow control enable</li> </ul>                                                   |
|         |                                          | <ul> <li>Bit [2]: Port 4 CPLD flow control enable</li> </ul>                                                   |
|         |                                          | <ul> <li>Bit [3]: Port 5 CPLD flow control enable</li> <li>Dis [4]: Port 7 CPLD flow control enable</li> </ul> |
|         |                                          | <ul> <li>Bit [4]: Port 7 CPLD flow control enable</li> <li>Bit [5]: Port 0 CPLD flow control enable</li> </ul> |
| 142h    | 354h (Port 1~5)                          | Bit [5]: Port 9 CPLD flow control enable X1 CPLD Flow Control Threshold for Port 1~5                           |
| 14211   | 354h: Bit [15:0]                         | <ul> <li>Bit [15:0]: x1 CPLD flow control threshold</li> </ul>                                                 |
| 144h    | 354h (Port 1~5)                          | X2 CPLD Flow Control Threshold for Port 1~5                                                                    |
| 14411   | 354h: Bit [31:16]                        | <ul> <li>Bit [15:0]: x2 CPLD flow control threshold</li> </ul>                                                 |
| 146h    | 358h (Port 1~5)                          | X4 CPLD Flow Control Threshold for Port 1~5                                                                    |
| 11011   | 358h: Bit [15:0]                         | <ul> <li>Bit [15:0]: x4 CPLD flow control threshold</li> </ul>                                                 |
| 150h    | 360h (Port 0)                            | PWR SAVING Disable for Port 0                                                                                  |
|         | 360h: Bit [0]                            | <ul> <li>Bit [0]: pwr_saving disable for Port 0</li> </ul>                                                     |
| 152h    | 360h (Port 1)                            | PWR_SAVING Disable for Port 1                                                                                  |
|         | 360h: Bit [0]                            | <ul> <li>Bit [0]: pwr_saving disable for Port 1</li> </ul>                                                     |
| 154h    | 360h (Port 2)                            | PWR_SAVING Disable for Port 2                                                                                  |
|         | 360h: Bit [0]                            | <ul> <li>Bit [0]: pwr_saving disable for Port 2</li> </ul>                                                     |
| 156h    | 360h (Port 3)                            | PWR_SAVING Disable for Port 3                                                                                  |
|         | 360h: Bit [0]                            | <ul> <li>Bit [0]: pwr_saving disable for Port 3</li> </ul>                                                     |
| 158h    | 360h (Port 4)                            | PWR_SAVING Disable for Port 4                                                                                  |
|         | 360h: Bit [0]                            | <ul> <li>Bit [0]: pwr_saving disable for Port 4</li> </ul>                                                     |
|         |                                          |                                                                                                                |





| ADDRESS | PCI CFG OFFSET | DESCRIPTION                                                |
|---------|----------------|------------------------------------------------------------|
| 15Ah    | 360h (Port 5)  | PWR_SAVING Disable for Port 5                              |
|         | 360h: Bit [0]  | <ul> <li>Bit [0]: pwr_saving disable for Port 5</li> </ul> |





### 6.2 SMBUS INTERFACE

The Packet Switch provides the System Management Bus (SMBus), a two-wire interface through which a simple device can communicate with the rest of the system. The SMBus interface on the Packet Switch is a bi-directional slave interface. It can receive data from the SMBus master or send data to the master. The interface allows full access to the configuration registers. A SMBus master, such as the processor or other SMBus devices, can read or write to every RW configuration register (read/write register). In addition, the RO and HwInt registers (read-only and hardware initialized registers) that can be autoloaded by the EEPROM interface can also be read and written by the SMBus interface. This feature allows increases in the system expandability and flexibility in system implementation.

#### Figure 6-1 SMBus Architecture Implementation



The SMBus interface on the Packet Switch consists of one SMBus clock pin (SCL\_I2C), a SMBus data pin (SDA\_I2C), and 3 SMBus address pins (GPIO[7:5]). The SMBus clock pin provides or receives the clock signal. The SMBus data pin facilitates the data transmission and reception. Both of the clock and data pins are bi-directional. The SMBus address pins determine the address to which the Packet Switch responds to. The SMBus address pins generate addresses according to the following table:

#### Table 6-1 SMBus Address Pin Configuration

| BIT | SMBus Address |
|-----|---------------|
| 0   | GPIO[5]       |
| 1   | GPIO[6]       |
| 2   | GPIO[7]       |
| 3   | 1             |
| 4   | 0             |
| 5   | 1             |
| 6   | 1             |

Software can change the SMBus Slave address, by programming the SMBus/I2C Control Register SMBus/I2C Device Address field (Upstream Port, offset 344h [7:1]).

The PI7C9X2G612GP SMBus Slave interface supports three command protocols for register access:

- Block Write
- Block Read
- Block Read Block Write Process Call





The PI7C9X2G612GP also supports Packet Error Checking and Packet Error Code (PEC) generation, as explained in the SMBus v2.0.

PI7C9X2G612GP supports three commands:

- Block Write (command BEh) is used to write CFG registers
- Block Write (command BAh), followed by Block Read (command BDh), are used to read CFG registers
- Block Read Block Write Process Call (commands BAh, CDh) can also be used to read CFG registers

#### 6.2.1 SMBUS BLOCK WRITE

The Block Write command is used to write to the PI7C9X2G612GP registers. General SMBus Block Writes are illustrated in Figure 6-2 and Figure 6-3. Table 6-2 explains the elements used in Figure 6-2 and Figure 6-3.

#### Figure 6-2 SMBus Block Write Command Format, to Write to a PI7C9X2G612GP Register without PEC

| S    | Slave Addr                                                                                 | Wr | А | Cmd Code = BEh | BEh A Byte Count = 8 |             | А | Cmd Byte1   | А | Cmd Byte 2  | А | Cmd Byte 3 | А |
|------|--------------------------------------------------------------------------------------------|----|---|----------------|----------------------|-------------|---|-------------|---|-------------|---|------------|---|
|      | Cmd Byte 4                                                                                 |    | A | Data Byte 1    | A                    | Data Byte 2 | A | Data Byte 3 | A | Data Byte 4 | A | Р          |   |
|      | Master to Sl<br>Slave to Ma                                                                |    |   |                |                      |             |   |             |   |             |   |            |   |
| Figu | Figure 6-3 SMBus Block Write Command Format, to Write to a PI7C9X2G612GP Register with PEC |    |   |                |                      |             |   |             |   |             |   |            |   |



Master to Slave Slave to Master

Block Write transactions that are received with incorrect Cmd Code are NACKed, starting from the wrong byte setting, and including subsequent bytes in the packet. For example, if the Byte Count value is not 8, the PI7C9X2G612GP NACKs the byte corresponding to the Byte Count value, as well as any Data bytes following within the same packet.

The byte after Data Byte 4, if present, is taken as the PEC byte, and if present, the PEC is checked. If a packet fails Packet Error Checking, the PI7C9X2G612GP drops the packet (ignores the Write), and returns NACK for the PEC byte, to the SMBus Master. Packet Error Checking can be disabled, by Setting the SMBus/1<sup>2</sup>C Control Register PEC Check Disable bit (Upstream Port, offset 344h[9]). The Byte Count value, by definition, does not include the PEC byte.





#### Table 6-2 Bytes for SMBus Block Write

| Field (Byte) On Bus | Bit(s) | Value/ Description                                                                                              |
|---------------------|--------|-----------------------------------------------------------------------------------------------------------------|
| S                   | 1      | START condition                                                                                                 |
| Р                   | 1      | STOP condition                                                                                                  |
| Α                   | 1      | Acknowledge (this bit position may be 0 for an ACK or 1 for a NACK)                                             |
| Command Code        | 7:0    | BEh for Block Write                                                                                             |
| Byte Count          | 7:0    | <b>08h</b> = 8 bytes to follow (4 Command and 4 Data bytes). The PEC byte is not counted.                       |
| 2                   | 7:3    | Reserved                                                                                                        |
|                     | 2:0    | Command                                                                                                         |
| Command Byte 1      |        | 011b = Write register                                                                                           |
|                     |        | 100b = Read register                                                                                            |
|                     | 7:4    | Reserved                                                                                                        |
|                     | 3:0    | Port Select[4:1]                                                                                                |
| Command Byte 2      |        | 2 <sup>nd</sup> Command byte, bits [3:0], and 3 <sup>rd</sup> Command byte, bit 7, combine to form a 5-bit Port |
| -                   |        | Select.                                                                                                         |
|                     | 7      | Port Select[0]                                                                                                  |
|                     |        | 2nd Command byte, bits [3:0], and 3rd Command byte, bit 7, combine to form a 5-bit Port                         |
|                     |        | Select.                                                                                                         |
|                     |        | Port Select[4:0] is used to select Port to access.                                                              |
|                     |        | 0 Port 0                                                                                                        |
|                     |        | 1 Port 1                                                                                                        |
|                     |        | 2 Port 2                                                                                                        |
|                     |        | 3 Port 3                                                                                                        |
|                     |        | 4 Port 4                                                                                                        |
|                     |        | 5 Port 5                                                                                                        |
|                     | 6      | Reserved                                                                                                        |
| Command Byte 3      | 5:2    | Byte Enable                                                                                                     |
|                     |        | Bit Description                                                                                                 |
|                     |        | 2 Byte Enable for Data Byte 4 (PI7C9X2G612GP register bits [7:0])                                               |
|                     |        | 3 Byte Enable for Data Byte 3 (PI7C9X2G612GF register bits [1:5])                                               |
|                     |        | 4 Byte Enable for Data Byte 2 (PI7C9X2G612GP register bits [23:16])                                             |
|                     |        | 5 Byte Enable for Data Byte 1 (PI7C9X2G612GP register bits [31:24])                                             |
|                     |        |                                                                                                                 |
|                     |        | 0 = Corresponding PI7C9X2G612GP register byte will not be modified                                              |
|                     |        | 1 = Corresponding PI7C9X2G612GP register byte will be modified                                                  |
|                     | 1:0    | PI7C9X2G612GP Register Address [11:10]                                                                          |
|                     | 7:0    | PI7C9X2G612GPRegister Address [9:2]                                                                             |
| Command Byte 4      |        | Note: Address bits[1:0] are fixed to 0.                                                                         |
| Data Byte 1         | 7:0    | Data write to register bits [31:24]                                                                             |
| Data Byte 2         | 7:0    | Data write to register bits [23:16]                                                                             |
| Data Byte 3         | 7:0    | Data write to register bits [15:8]                                                                              |
| Data Byte 4         | 7:0    | Data write to register bits [7:0]                                                                               |
| PEC                 | 7:0    | Packet Error Code                                                                                               |

Table 6-3 is a sample to write SSID/SSVID register (offset F8h) in Port 1. The register value is 1234\_5678h, with all bytes enabled, and without PEC. The default SMBus Address is 1101000b.

| Table 6-3 Sai | mple SMBus Block Write | Byte Seque | ence |
|---------------|------------------------|------------|------|
|               |                        |            |      |

| Byte Number | Byte Type Value    |     | Description                                                               |
|-------------|--------------------|-----|---------------------------------------------------------------------------|
| 1           | Address            | D0h | Bits [7:1] for the PI7C9X2G612GP default Slave address of 68h, with bit 0 |
|             |                    |     | Cleared to indicate a Write.                                              |
| 2           | Command Code       | BEh | Command Code for register Write, using a Block Write                      |
| 3           | Byte Count 08h     |     | Byte Count. Four Command Bytes and Four Data Bytes                        |
| 4           | Command Byte 1 03h |     | For Write command                                                         |
| 5           | Command Byte 2 00h |     | Bits [3:0] - Port Select [4:1] (for Port 1)                               |
| 6           | Command Byte 3     | BCh | Bit 7 is Port Select[0]                                                   |
|             |                    |     | Bit 6 is reserved                                                         |
|             |                    |     | Bits [5:2] are the for Byte Enables; all are active                       |
|             |                    |     | Bits [1:0] are register Address bits [11:10]                              |
| 7           |                    |     | PI7C9X2G612GP Register Address bits [9:2] (for offset F8h)                |
| 8           | Data Byte 1        | 12h | Data Byte for register bits [31:24]                                       |
| 9           | Data Byte 2        | 34h | Data Byte for register bits [23:16]                                       |





| Byte Number | Byte Type   | Value | Description                        |
|-------------|-------------|-------|------------------------------------|
| 10          | Data Byte 3 | 56h   | Data Byte for register bits [15:8] |
| 11          | Data Byte 4 | 78h   | Data Byte for register bits[7:0]   |

### 6.2.2 SMBUS BLOCK READ

A Block Read command is used to read PI7C9X2G612GP CFG registers. Similar to CFG register Reads using I<sup>2</sup>C, a SMBus Write sequence must first be performed to select the register to read, followed by a SMBus Read of the corresponding register. There are two ways a PI7C9X2G612GP register can be read:

- Use a Block Write, followed by a Block Read. The Block Write sets up the parameters including Port Number, register address and Byte Enables, and the Block Read performs the actual Read operation.
- Use a Block Read Block Write Process Call. This command is defined by the SMBus v2.0, and performs a Block Write and Block Read, using a single command. The Block Write portion of the message sets up the register to be read, and then a repeated START followed by the Block Read portion of the message returns the register data specified by the Block Write

The PI7C9X2G612GP always NACKs any incorrect command sequences, starting with the wrong Byte. Upon receiving the Block Read command, the PI7C9X2G612GP returns a PEC to the Master, if after the 4th byte of register data, the Master still requests one more Byte. As a Slave, the PI7C9X2G612GP recognizes the end of the Master's Read cycle, by observing the Master's NACK response for the last Data Byte transmitted by the PI7C9X2G612GP.

Incorrect command sequences are always NACK, starting with the byte that is incorrect. (Refer to Table 6-4.) On the Block Read command, a PEC is returned to the Master, if after the 4th byte of CSR data, the return Master still requests for one additional byte. As a Slave, the PI7C9X2G612GP will know the end of the Master Read cycle, by observing the NACK for the last byte read from the Master.

#### Figure 6-4 SMBus Block Write to Set up Read, and Resulting Read that Returns CFG Register Value



#### A Block Write to set up Read

| S | Slave Addr  | Wr | А | Cmd code = BD | h | А | S    | Slave Adres | SS | Rd | А | Byte Count = 4 | А | Data Byte 1 | А |
|---|-------------|----|---|---------------|---|---|------|-------------|----|----|---|----------------|---|-------------|---|
|   | Data Byte 2 | A  | 0 | Data Byte 3   | А |   | Data | a Byte 4    | А  | P  |   |                |   |             |   |

#### A Block Read which returns CFG Register Value

: Master to Slave

: Slave to Master

#### Table 6-4 Bytes for SMBus Block Read

| Field (Byte) On Bus | Bit(s) | Value/ Description                                                  |
|---------------------|--------|---------------------------------------------------------------------|
| S                   | 1      | START condition                                                     |
| Р                   | 1      | STOP condition                                                      |
| Α                   | 1      | Acknowledge (this bit position may be 0 for an ACK or 1 for a NACK) |
| Command Code        | 7:0    | BAh, to set up Read, using Block Writes                             |
| Byte Count          | 7:0    | 04h, 4 Command bytes                                                |
|                     | 7:3    | Reserved                                                            |
|                     | 2:0    | Command                                                             |
| Command Byte 1      |        | 011b = Write register                                               |
|                     |        | 100b = Read register                                                |





| Field (Byte) On Bus | Bit(s)        | Value/ Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | 7:4           | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Command Byte 2      | 3:0           | <b>Port Select[4:1]</b><br>2 <sup>nd</sup> Command byte, bits [3:0], and 3 <sup>rd</sup> Command byte, bit 7, combine to form a 5-bit Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Command Byte 3      | 7<br>6<br>5:2 | Select.         Port Select[0]         2nd Command byte, bits [3:0], and 3rd Command byte, bit 7, combine to form a 5-bit Port Select.         Port Select[4:0] is used to select Port to access.         0 Port 0         1 Port 1         2 Port 2         3 Port 3         4 Port 4         5 Port 5         Reserved         Bit       Description         2       Byte Enable for Data Byte 4 (PI7C9X2G612GP register bits [7:0])         3       Byte Enable for Data Byte 3 (PI7C9X2G612GP register bits [15:8])         4       Byte Enable for Data Byte 2 (PI7C9X2G612GP register bits [15:8])         5       Byte Enable for Data Byte 1 (PI7C9X2G612GP register bits [23:16]) |
| Command Byte 4      | 1:0<br>7:0    | 0 = Corresponding PI7C9X2G612GP register byte will not be modified<br>1 = Corresponding PI7C9X2G612GP register byte will be modified<br>PI7C9X2G612GP Register Address [11:10]<br>PI7C9X2G612GP Register Address [9:2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                     |               | Note: Address bits[1:0] are fixed to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Command Code        | 7:0           | BDh for Block Read                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Data Byte 1         | 7:0           | Return value for CFG register bits [31:24]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Data Byte 2         | 7:0           | Return value for CFG register bits [23:16]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Data Byte 3         | 7:0           | Return value for CFG register bits [15:8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Data Byte 4         | 7:0           | Return value for CFG register bits [7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

Table 6-5, Table 6-6, Table 6-7 and Table 6-8 are a sample to Read SSID/SSVID register (offset F8h) in Port 1. The register value is 0000\_0000h, with all bytes enabled, and without PEC. The default SMBus Address is 1101000b.

#### **Table 6-5 SMBus Block Write Portion**

| Byte Number | Byte Type      | Value | Description                                                             |
|-------------|----------------|-------|-------------------------------------------------------------------------|
| 1           | Address        | D0h   | Bits [7:1] for the PI7C9X2G612GP default Slave address of 68h, with bit |
|             |                |       | 0 Cleared to indicate a Write.                                          |
| 2           | Command Code   | BAh   | Command Code for register Write, using a Block Write                    |
| 3           | Byte Count     | 04h   | Byte Count. Four Command Bytes                                          |
| 4           | Command Byte 1 | 04h   | For Read command                                                        |
| 5           | Command Byte 2 | 00h   | Bits [3:0] - Port Select [4:1] (for Port 1)                             |
| 6           | Command Byte 3 | BCh   | Bit 7 is Port Select[0]                                                 |
|             |                |       | Bit 6 is reserved                                                       |
|             |                |       | Bits [5:2] are the for Byte Enables; all are active                     |
|             |                |       | Bits [1:0] are register Address bits [11:10]                            |
| 7           | Command Byte 4 | 3Eh   | PI7C9X2G612GP Register Address bits [9:2] (for offset F8h)              |

#### Table 6-6 SMBus Block Read Portion

| Byte Number | Byte Type               | Value | Description                                                             |
|-------------|-------------------------|-------|-------------------------------------------------------------------------|
| 1           | Address                 | D0h   | Bits [7:1] value for the PI7C9X2G612GP Slave address of 68h, with bit 0 |
|             |                         |       | Cleared to indicate to indicate a Write.                                |
| 2           | Block Read Command Code | BDh   | Command code for Block Read of PI7C9X2G612GP registers.                 |





#### Table 6-7 SMBus Read Command following Repeat START from Master

| Byte Number | Byte Type | Value | Description                                                                 |
|-------------|-----------|-------|-----------------------------------------------------------------------------|
| 1           | Address   | D1h   | Bits [7:1] value for the PI7C9X2G612GP Slave address of 68h, with bit 0 Set |
|             |           |       | to indicate a Read.                                                         |

#### Table 6-8 SMBus Return Bytes

| Byte Number | Byte Type   | Value | Description            |
|-------------|-------------|-------|------------------------|
| 1           | Byte Count  | 04h   | Four Bytes in register |
| 2           | Data Byte 1 | 00h   | Register data [31:24]  |
| 3           | Data Byte 2 | 00h   | Register data [23:16]  |
| 4           | Data Byte 3 | 00h   | Register data [15:8]   |
| 5           | Data Byte 4 | 00h   | Register data [7:0]    |

#### 6.2.3 CSR READ, USING SMBUS BLOCK READ – BLOCK WRITE PROCESS CALL

A general SMBus Block Read - Block Write Process Call sequence is illustrated in Figure 6-5. Alternatively, a general SMBus Block Read - Block Write Process Call with PEC sequence is illustrated in Figure 6-6.

Using this command, the register to be read can be set up and read back with one SMBus cycle (a transaction with a START and ending in STOP). There is no STOP condition before the repeated START condition. The command format for the Block Write part of this command has the same sequence as in Table 6-5, except that the Command Code changes to CDh, as illustrated below. Other Bytes remain the same as used in the sequence for SMBus Block Write followed by Block Read. Table 6-9 lists the Command format for Block Read.

#### Figure 6-5 CSR Read Operation Using SMBus Block Read – Block Write Process Call

| 5 | Slave Ad    | dr | Wr | А   | Cmd code =  | = CDł | A | Byte Count = 4 | А |          | Cmd Byte1   | А | Cmd Byte 2 | А | Cmd Byte 3 | Α |
|---|-------------|----|----|-----|-------------|-------|---|----------------|---|----------|-------------|---|------------|---|------------|---|
|   | md Byte 4   | А  | s  | Sla | ve address  | Rd    | А | Byte Count = 4 | A | <b>\</b> | Data Byte 1 |   | А          |   |            |   |
|   | Data Byte 2 |    | A  |     | Data Byte 3 |       | A | Data Byte 4    | А | Ρ        | 7           |   |            |   |            |   |

: Master to Slave : Slave to Master

#### Figure 6-6 CSR Read Operation Using SMBus Block Read – Block Write Process Call with PEC

|            | Addr | Wr | A   | Cmd code :  | = CDh | A | Byte Count = 4 | А | Cmd Byte1 |     | A | Cmd Byte 2 | A | Cmd Byte 3 | Α |
|------------|------|----|-----|-------------|-------|---|----------------|---|-----------|-----|---|------------|---|------------|---|
| Cmd Byte 4 | A    | S  | Sla | ave address | Rd    | А | Byte Count = 4 | A | Data Byt  | e 1 |   | А          |   |            |   |
| Data Byte  | 2    | A  |     | Data Byte 3 |       | A | Data Byte 4    | A | PEC       | А   | Р | 7          |   |            |   |

: Slave to Master

#### **Table 6-9 Command Format for SMBus Block Read**

| Field (Byte) On Bus | Bit(s) | Value/Description                      |
|---------------------|--------|----------------------------------------|
| Command Code        | 7:0    | CDh for Block Read (Process Call Read) |





### 6.3 I<sup>2</sup>C SLAVE INTERFACE

Inter-Integrated Circuit (I<sup>2</sup>C) is a bus used to connect Integrated Circuits (ICs). Multiple ICs can be connected to an I<sup>2</sup>C Bus, and I<sup>2</sup>C devices that have I<sup>2</sup>C mastering capability can initiate a Data transfer. I<sup>2</sup>C is used for Data transfers between ICs at relatively low rates (100 Kbps), and is used in a variety of applications. For further details regarding I<sup>2</sup>C Buses, refer to the  $I^2C$  Bus v2.1.

The PI7C9X2G612GP is an I<sup>2</sup>C Slave. Slave operations allow the PI7C9X2G612GP Configuration registers to be read from or written to by an I<sup>2</sup>C Master, external from the device. I<sup>2</sup>C is a sideband mechanism that allows the device Configuration registers to be programmed, read from, or written to, independent of the PCI Express upstream Link.



Figure 6-7 Standard Devices to I<sup>2</sup>C Bus Connection Block Diagram

The I<sup>2</sup>C interface on the Packet Switch consists of a I<sup>2</sup>C clock pin (SCL\_I2C), a I<sup>2</sup>C data pin (SDA\_I2C), and 3 I<sup>2</sup>C address pins (GPIO[7:5]). The I<sup>2</sup>C clock pin provides or receives the clock signal. The I<sup>2</sup>C data pin facilitates the data transmission and reception. Both of the clock and data pins are bi-directional. The I<sup>2</sup>C address pins determine the address to which the Packet Switch responds to. The I<sup>2</sup>C address pins generate addresses according to the following table:

#### Table 6-10 I<sup>2</sup>C Address Pin Configuration

| BIT | I2C Address |
|-----|-------------|
| 0   | GPIO[5]     |
| 1   | GPIO[6]     |
| 2   | GPIO[7]     |
| 3   | 1           |
| 4   | 0           |
| 5   | 1           |
| 6   | 1           |

Software can change the I<sup>2</sup>C Slave address, by programming the SMBus/I<sup>2</sup>C Control Register SMBus/I<sup>2</sup>C Device Address field (Upstream Port, offset 344h [7:1]).

#### 6.3.1 I<sup>2</sup>C REGISTER WRITE ACCESS

The PI7C9X2G612GP Configuration registers can be read from and written to, based upon I<sup>2</sup>C register Read and Write operations, respectively. An I<sup>2</sup>C Write packet consists of Address Phase bytes and Command Phase bytes, followed by one to four additional I<sup>2</sup>C Data bytes. Table 6-11 defines mapping of the I<sup>2</sup>C Data bytes to the Configuration register Data bytes.





The I<sup>2</sup>C packet starts with the S (START condition) bit. Data bytes are separated by the A (Acknowledge Control Packet (ACK)) or N (Negative Acknowledge (NAK)) bit. The packet ends with the P (STOP condition) bit. If the Master generates an invalid command , the targeted PI7C9X2G612GP register is not modified.

The PI7C9X2G612GP considers the 1st Data byte of the 4-byte Data phase, following the four Command bytes in the Command phase, as register Byte 3 (bits [31:24]). The next three Data bytes access register Bytes 2 through 0, respectively. Four Data bytes are required, regardless of the Byte Enable Settings in the Command phase. The Master can then generate either a STOP condition (to finish the transfer) or a repeated START condition (to start a new transfer). If the I<sup>2</sup>C Master sends more than the four Data bytes (violating PI7C9X2G612GP protocol), further details regarding I2C protocol, the PI7C9X2G612GP returns a NAK for the extra Data byte(s).

Table 6-12 describes each I<sup>2</sup>C Command byte for Write access. In the packet described in Figure 6-8, Command Bytes 0 through 3 for Writes follow the format specified in Table 6-12.

#### Table 6-11 I<sup>2</sup>C Register Write Access

| I2C Data Byte Order | PCI Express Configuration Register Byte |
|---------------------|-----------------------------------------|
| 0                   | Written to register Byte 3              |
| 1                   | Written to register Byte 2              |
| 2                   | Written to register Byte 1              |
| 3                   | Written to register Byte 0              |

#### Table 6-12 I<sup>2</sup>C Command Format for Write Access

| Byte                | Bit(s) | Description                                                                                                             |
|---------------------|--------|-------------------------------------------------------------------------------------------------------------------------|
| $1^{st}(0)$         | 7:3    | Reserved                                                                                                                |
|                     | 2:0    | Command                                                                                                                 |
|                     |        | 011b = Write register                                                                                                   |
| $2^{nd}(1)$         | 7:4    | Reserved                                                                                                                |
|                     | 3:0    | Port Select[4:1]                                                                                                        |
|                     |        | 2 <sup>rd</sup> Command byte, bits [3:0], and 3 <sup>rd</sup> Command byte, bit 7, combine to form a 5-bit Port Select. |
| 3 <sup>rd</sup> (2) | 7      | Port Select[0]                                                                                                          |
|                     |        | 2nd Command byte, bits [3:0], and 3rd Command byte, bit 7, combine to form a 5-bit Port Select.                         |
|                     |        | Port Select[4:0] is used to select Port to access.                                                                      |
|                     |        | 0 Port 0                                                                                                                |
|                     |        | 1 Port 1                                                                                                                |
|                     |        | 2 Port 2                                                                                                                |
|                     |        | 3 Port 3                                                                                                                |
|                     |        | 4 Port 4                                                                                                                |
|                     | (      | 5 Port 5 Reserved                                                                                                       |
|                     | 6      |                                                                                                                         |
|                     | 5:2    | Byte Enable                                                                                                             |
|                     |        | Bit Description                                                                                                         |
|                     |        | 2 Byte Enable for Data Byte 4 (PI7C9X2G612GP register bits [7:0])                                                       |
|                     |        | 3 Byte Enable for Data Byte 3 (PI7C9X2G612GP register bits [1:5])                                                       |
|                     |        | 4 Byte Enable for Data Byte 2 (PI7C9X2G612GP register bits [23:16])                                                     |
|                     |        | 5 Byte Enable for Data Byte 1 (PI7C9X2G612GP register bits [31:24])                                                     |
|                     |        |                                                                                                                         |
|                     |        | 0 = Corresponding PI7C9X2G612GP register byte will not be modified                                                      |
|                     |        | 1 = Corresponding PI7C9X2G612GP register byte will be modified                                                          |
|                     | 1:0    | PI7C9X2G612GP Register Address [11:10]                                                                                  |
| 4 <sup>th</sup> (3) | 7:0    | PI7C9X2G612GP Register Address [9:2]                                                                                    |
|                     |        | Note: Address bits[1:0] are fixed to 0.                                                                                 |

#### Figure 6-8 I<sup>2</sup>C Write Packet

#### I<sup>2</sup>C Write Packet Address Phase Byte

| Address Cycle |                     |                |         |  |  |  |  |
|---------------|---------------------|----------------|---------|--|--|--|--|
| START         | 7654321             | 0              | ACK/NAK |  |  |  |  |
| S             | Slave Address [7:1] | Read/Write Bit | А       |  |  |  |  |
|               |                     | 0 = Write      |         |  |  |  |  |





#### I2C Write Packet Command Phase Byte

|          |         |          | Comma   | nd Cycle |         |          |         |
|----------|---------|----------|---------|----------|---------|----------|---------|
| 76543210 | ACK/NAK | 76543210 | ACK/NAK | 76543210 | ACK/NAK | 76543210 | ACK/NAK |
| Command  | А       | Command  | А       | Command  | А       | Command  | А       |
| Byte 0   |         | Byte 1   |         | Byte 2   |         | Byte 3   |         |

#### I<sup>2</sup>C Write Packet Data Phase Byte

|                 | Write Cycle |                 |         |                 |         |                 |         |      |
|-----------------|-------------|-----------------|---------|-----------------|---------|-----------------|---------|------|
| 76543210        | ACK/NAK     | 76543210        | ACK/NAK | 76543210        | ACK/NAK | 76543210        | ACK/NAK | STOP |
| Register Byte 3 | A           | Register Byte 2 | А       | Register Byte 1 | А       | Register Byte 0 | А       | Р    |

The following tables illustrate a sample I2C packet for writing the PI7C9X2G612GP SSID/SSVID register (offset F8h) for Port 0, with data 1234 5678h.

*Note:* The PI7C9X2G612GP has a default  $I^2C$  Slave address [6:0] value of 68h, with the GPI0[7:5] input having a value of 000. The byte sequence on the  $I^2C$  Bus, as listed in the following tables, occurs after the START and before the STOP bits, by which the  $I^2C$  Master frames the transfer.

#### Figure 6-9 I<sup>2</sup>C Register Write Access Example

#### I<sup>2</sup>C Register Write Access Example – Address Cycle

| Phase   | Value | Description                                                                                             |
|---------|-------|---------------------------------------------------------------------------------------------------------|
| Address | D0h   | Bits [7:1] for PI7C9X2G612GP I <sup>2</sup> C Slave Address (68h) with last bit (bit 0) for Write = $0$ |

#### I<sup>2</sup>C Register Write Access Example – Command Cycle

| Byte | Value          | Description                                        |
|------|----------------|----------------------------------------------------|
| 0    | 03h            | [7:3] Reserved                                     |
|      |                | [2:0] Command, 011b = Write register               |
| 1    | 00h for Port 0 | [7:4] Reserved                                     |
|      |                | [3:0] Port Select[4:1]                             |
| 2    | 3Ch for Port 0 | [7] Port Select[0]                                 |
|      |                | [6] Reserved                                       |
|      |                | [5:2] Byte Enable, all active.                     |
|      |                | [1:0] PI7C9X2G612GP Register Address, Bits [11:10] |
| 3    | 3Eh            | [7:0] PI7C9X2G612GP Register Address, Bits [9:2]   |

#### I<sup>2</sup>C Register Write Access Example – Data Cycle

| Byte | Value | Description              |
|------|-------|--------------------------|
| 0    | 12h   | Data to Write for Byte 3 |
| 1    | 34h   | Data to Write for Byte 2 |
| 2    | 56h   | Data to Write for Byte 1 |
| 3    | 78h   | Data to Write for Byte 0 |

#### Figure 6-10 I<sup>2</sup>C Write Command Packet Example

#### I<sup>2</sup>C Write Packet Address Phase Bytes

|       | 1 <sup>st</sup> Cycle   |                |         |  |  |  |  |
|-------|-------------------------|----------------|---------|--|--|--|--|
| START | 7654321                 | 0              | ACK/NAK |  |  |  |  |
| S     | Slave Address 1101_000b | Read/Write Bit | А       |  |  |  |  |
|       | _                       | 0 = Write      |         |  |  |  |  |





#### I<sup>2</sup>C Write Packet Command Phase Bytes

|            |         |            | Comma   | nd Cycle   |         |            |         |
|------------|---------|------------|---------|------------|---------|------------|---------|
| 76543210   | ACK/NAK | 76543210   | ACK/NAK | 76543210   | ACK/NAK | 76543210   | ACK/NAK |
| Command    | А       | Command    | А       | Command    | А       | Command    | А       |
| Byte 0     |         | Byte 1     |         | Byte 2     |         | Byte 3     |         |
| 0000_0011b |         | 0000_0000b |         | 0011_1100b |         | 0011_1110b |         |

#### I<sup>2</sup>C Write Packet Data Phase Bytes

|                 |         |                 | V       | Vrite Cycle     |         |                 |         |      |
|-----------------|---------|-----------------|---------|-----------------|---------|-----------------|---------|------|
| 76543210        | ACK/NAK | 76543210        | ACK/NAK | 76543210        | ACK/NAK | 76543210        | ACK/NAK | STOP |
| Register Byte 3 | А       | Register Byte 2 | А       | Register Byte 1 | Α       | Register Byte 0 | А       | Р    |

#### 6.3.2 I<sup>2</sup>C REGISTER READ ACCESS

When the I<sup>2</sup>C Master attempts to read a PI7C9X2G612GP register, two packets are transmitted. The 1<sup>st</sup> packet consists of Address and Command Phase bytes to the Slave. The 2<sup>nd</sup> packet consists of Address and Data Phase bytes.

According to the  $I^2C$  Bus, v2.1, a Read cycle is triggered when the Read/Write bit (bit 0) of the 1<sup>st</sup> cycle is Set. The Command phase reads the requested register content into the internal buffer. When the I<sup>2</sup>C Read access occurs, the internal buffer value is transferred on to the I<sup>2</sup>C Bus, starting from Byte 3 (bits [31: 24]), followed by the subsequent bytes, with Byte 0 (bits [7:0]) being transferred last. If the I<sup>2</sup>C Master requests more than four bytes, the PI7C9X2G612GP re-transmits the same byte sequence, starting from Byte 3 of the internal buffer.

The 1<sup>st</sup> and 2<sup>nd</sup> I<sup>2</sup>C Read packets perform the following functions:

- 1<sup>st</sup> packet Selects the register to read
- 2<sup>nd</sup> packet Reads the register (sample 2<sup>nd</sup> packet provided is for a 7-bit PI7C9X2G612GP I<sup>2</sup>C Slave address)

Although two packets are shown for the I<sup>2</sup>C Read, the I<sup>2</sup>C Master can merge the two packets together into a single packet, by not generating the STOP at the end of the first packet (Master does not relinquish the bus) and generating REPEAT START.

Table 6-13 describes each I<sup>2</sup>C Command byte for Read access. In the packet described in Figure 6-11, Command Bytes 0 through 3 for Reads follow the format specified in Table 6-13.

| Byte                | Bit(s) | Description                                                                                                            |
|---------------------|--------|------------------------------------------------------------------------------------------------------------------------|
| $1^{st}(0)$         | 7:3    | Reserved                                                                                                               |
|                     | 2:0    | Command                                                                                                                |
|                     |        | 100b = Read register                                                                                                   |
| $2^{nd}(1)$         | 7:4    | Reserved                                                                                                               |
|                     | 3:0    | Port Select, Bits [4:1]                                                                                                |
|                     |        | 2 <sup>rd</sup> Command byte, bit [3:0], and 3 <sup>rd</sup> Command byte, bit 7, combine to form a 5-bit Port Select. |
| 3 <sup>rd</sup> (2) | 7      | Port Select[0]                                                                                                         |
|                     |        | 2nd Command byte, bits [3:0], and 3rd Command byte, bit 7, combine to form a 5-bit Port Select.                        |
|                     |        | Port Select[4:0] is used to select Port to access.                                                                     |
|                     |        | 0 Port 0                                                                                                               |
|                     |        | 1 Port 1                                                                                                               |
|                     |        | 2 Port 2                                                                                                               |
|                     |        | 3 Port 3                                                                                                               |
|                     |        | 4 Port 4<br>5 Port 5                                                                                                   |
|                     | 6      | Reserved                                                                                                               |
|                     | 5:2    |                                                                                                                        |
|                     | 5:2    | Byte Enable                                                                                                            |
|                     |        | Bit Description                                                                                                        |
|                     |        | 2 Byte Enable for Data Byte 4 (PI7C9X2G612GP register bits [7:0])                                                      |
|                     |        | 3 Byte Enable for Data Byte 3 (PI7C9X2G612GF register bits [1:5])                                                      |
| 1                   | 1      |                                                                                                                        |

 Table 6-13 I<sup>2</sup>C Command Format for Read Access





| Byte                | Bit(s) | Description                                                         |
|---------------------|--------|---------------------------------------------------------------------|
|                     |        | 4 Byte Enable for Data Byte 2 (PI7C9X2G612GP register bits [23:16]) |
|                     |        | 5 Byte Enable for Data Byte 1 (PI7C9X2G612GP register bits [31:24]) |
|                     |        | 0 = Corresponding PI7C9X2G612GP register byte will not be modified  |
|                     |        | 1 = Corresponding PI7C9X2G612GP register byte will be modified      |
|                     | 1:0    | PI7C9X2G612GP Register Address [11:10]                              |
| 4 <sup>th</sup> (3) | 7:0    | PI7C9X2G612GP Register Address [9:2]                                |
|                     |        | Note: Address bits[1:0] are fixed to 0.                             |

#### Figure 6-11 I<sup>2</sup>C Read Command Packet

#### I<sup>2</sup>C Read Command Packet Address Phase Byte (1st Packet)

| 1 <sup>st</sup> Cycle |                         |           |   |  |  |  |  |
|-----------------------|-------------------------|-----------|---|--|--|--|--|
| START                 | START 7654321 0 ACK/NAK |           |   |  |  |  |  |
| S                     | S Slave Address[7:1]    |           | А |  |  |  |  |
|                       |                         | 0 = Write |   |  |  |  |  |

#### I<sup>2</sup>C Read Command Packet Command Phase Byte (1st Packet)

|          | Write Cycle |          |         |          |         |          |         |  |  |
|----------|-------------|----------|---------|----------|---------|----------|---------|--|--|
| 76543210 | ACK/NAK     | 76543210 | ACK/NAK | 76543210 | ACK/NAK | 76543210 | ACK/NAK |  |  |
| Command  | А           | Command  | А       | Command  | А       | Command  | А       |  |  |
| Byte 0   |             | Byte 1   |         | Byte 2   |         | Byte 3   |         |  |  |

#### I<sup>2</sup>C Read Data Packet Address Phase Byte (2<sup>nd</sup> Packet)

| 1 <sup>st</sup> Cycle |                    |                |         |  |  |  |  |
|-----------------------|--------------------|----------------|---------|--|--|--|--|
| START                 | 7654321            | 0              | ACK/NAK |  |  |  |  |
| S                     | Slave Address[7:1] | Read/Write Bit | А       |  |  |  |  |
|                       |                    | 1 = Read       |         |  |  |  |  |

#### I<sup>2</sup>C Read Data Packet Data Phase Byte (2<sup>nd</sup> Packet)

|          | Write Cycle |          |         |          |         |          |         |      |  |
|----------|-------------|----------|---------|----------|---------|----------|---------|------|--|
| 76543210 | ACK/NAK     | 76543210 | ACK/NAK | 76543210 | ACK/NAK | 76543210 | ACK/NAK | STOP |  |
| Register | Α           | Register | А       | Register | Α       | Register | Α       | Р    |  |
| Byte 3   |             | Byte 2   |         | Byte 1   |         | Byte 0   |         |      |  |

The following tables illustrate a sample I2C packet for reading the PI7C9X2G612GP SSID/SSVID register (offset F8h) for Port 0. The default value for SSID/SSVID register is 0000\_0000h.

*Note:* The P17C9X2G612GP has a default  $I^2C$  Slave address [6:0] value of 68h, with the GPIO[7:5] inputs having a value of 000. The byte sequence on the  $I^2C$  Bus, as listed in the following tables, occurs after the START and before the STOP bits, by which the  $I^2C$  Master frames the transfer.

#### Figure 6-12 I<sup>2</sup>C Register Read Access Example

#### I<sup>2</sup>C Register Read Access Example – Address Cycle (1<sup>st</sup> Packet)

| Phase   | Value | Description                                                                                             |
|---------|-------|---------------------------------------------------------------------------------------------------------|
| Address | D0h   | Bits [7:1] for PI7C9X2G612GP I <sup>2</sup> C Slave Address (68h) with last bit (bit 0) for Write = $0$ |





#### I<sup>2</sup>C Register Read Access Example – Command Cycle (1<sup>st</sup> Packet)

| Byte | Value          | Description                                        |
|------|----------------|----------------------------------------------------|
| 0    | 04h            | [7:3] Reserved                                     |
|      |                | [2:0] Command, 100b = Read register                |
| 1    | 00h for Port 0 | [7:4] Reserved                                     |
|      |                | [3:0] Port Select[4:1]                             |
| 2    | 3Ch for Port 0 | [7] Port Select[0]                                 |
|      |                | [6] Reserved                                       |
|      |                | [5:2] Byte Enable, All active.                     |
|      |                | [1:0] PI7C9X2G612GP Register Address, Bits [11:10] |
| 3    | 3Eh            | [7:0] PI7C9X2G612GP Register Address, Bits [9:2]   |

#### I<sup>2</sup>C Register Read Access Example – 2<sup>nd</sup> Packet

| Phase   | Value | Description                                                                             |
|---------|-------|-----------------------------------------------------------------------------------------|
| Address | D1h   | Bits [7:1] for PI7C9X2G612GP I2C Slave Address (68h) with last bit (bit 0) for Read = 1 |
| Read    | 00h   | Byte 3 of Register Read                                                                 |
|         | 00h   | Byte 2 of Register Read                                                                 |
|         | 00h   | Byte 1 of Register Read                                                                 |
|         | 00h   | Byte 0 of Register Read                                                                 |

#### Figure 6-13 I<sup>2</sup>C Read Command Packet

#### I<sup>2</sup>C Read Command Packet Address Phase Bytes (1st Packet)

| 1 <sup>st</sup> Cycle |                         |                |         |  |  |  |
|-----------------------|-------------------------|----------------|---------|--|--|--|
| START                 | 7654321                 | 0              | ACK/NAK |  |  |  |
| S                     | Slave Address 1101_000b | Read/Write Bit | А       |  |  |  |
|                       | _                       | 0 = Write      |         |  |  |  |

#### I<sup>2</sup>C Read Command Packet Command Phase Bytes (1<sup>st</sup> Packet)

| Command Cycle |         |            |         |            |         |            |  |  |  |
|---------------|---------|------------|---------|------------|---------|------------|--|--|--|
| 76543210      | ACK/NAK | 76543210   | ACK/NAK | 76543210   | ACK/NAK | 76543210   |  |  |  |
| Command       | А       | Command    | А       | Command    | А       | Command    |  |  |  |
| Byte 0        |         | Byte 1     |         | Byte 2     |         | Byte 3     |  |  |  |
| 0000_0100b    |         | 0000_0000b |         | 0011_1100b |         | 0011_1110b |  |  |  |

#### I<sup>2</sup>C Read Data Packet Address Phase Bytes (2<sup>nd</sup> Packet)

| 1 <sup>st</sup> Cycle |                               |                |   |  |  |  |  |  |
|-----------------------|-------------------------------|----------------|---|--|--|--|--|--|
| START                 | START 7654321 0 ACK/NAK       |                |   |  |  |  |  |  |
| S                     | Slave Address [7:1] 1101_000b | Read/Write Bit | А |  |  |  |  |  |
|                       |                               | 1 = Read       |   |  |  |  |  |  |

#### I<sup>2</sup>C Read Data Packet Data Phase Bytes (2<sup>nd</sup> Packet)

|                | Command Cycle |                |         |                |         |                |      |  |  |
|----------------|---------------|----------------|---------|----------------|---------|----------------|------|--|--|
| 76543210       | ACK/NAK       | 76543210       | ACK/NAK | 76543210       | ACK/NAK | 76543210       | Stop |  |  |
| Register Byte3 | А             | Register Byte2 | А       | Register Byte1 | А       | Register Byte0 | Р    |  |  |
| 0000_0000b     |               | 0000_0000b     |         | 0000_0000b     |         | 0000_00000b    |      |  |  |





## 7 **REGISTER DESCRIPTION**

### 7.1 REGISTER TYPES

| REGISTER TYPE | DEFINITION                            |
|---------------|---------------------------------------|
| HwInt         | Hardware Initialization               |
| RO            | Read Only                             |
| RW            | Read / Write                          |
| RWC           | Read / Write 1 to Clear               |
| RWCS          | Sticky – Read Only / Write 1 to Clear |
| RWS           | Sticky – Read / Write                 |

### 7.2 TRANSPARENT MODE CONFIGURATION REGISTERS

When the port of the Switch is set to operate at the transparent mode, it is represented by a logical PCI-to-PCI Bridge that implements type 1 configuration space header. The following table details the allocation of the register fields of the PCI 2.3 compatible type 1 configuration space header.

| 31 –24                     | 23 - 16                   | 15 - 8                    | 7 –0                              | BYTE OFFSET |
|----------------------------|---------------------------|---------------------------|-----------------------------------|-------------|
| Dev                        | rice ID                   |                           | lor ID                            | 00h         |
| Prima                      | ry Status                 | Com                       | mand                              | 04h         |
|                            | Class Code                | Revision ID               |                                   | 08h         |
| Reserved                   | Header Type               | Primary Latency Timer     | Cache Line Size                   | 0Ch         |
|                            | Res                       | erved                     |                                   | 10h – 17h   |
| Secondary Latency<br>Timer | Subordinate Bus<br>Number | Secondary Bus<br>Number   | Primary Bus Number                | 18h         |
|                            | ary Status                | I/O Limit Address         | I/O Base Address                  | 1Ch         |
|                            | imit Address              |                           | ase Address                       | 20h         |
|                            | nory Limit Address        |                           | nory Base Address                 | 24h         |
|                            |                           | ase Address Upper 32-bit  | Iory Dase Address                 | 23h         |
|                            |                           | imit Address Upper 32-bit |                                   | 2011<br>2Ch |
| I/O Limit Add              | ress Upper 16-bit         | I/O Base Addre            | ess Upper 16 hit                  | 30h         |
| I/O Ellinit Add            | Reserved                  | 1/0 Base Addre            | Capability Pointer to<br>80h(40h) | 34h         |
|                            | Res                       | erved                     |                                   | 38h         |
| Bridge                     | e Control                 | Interrupt Pin             | Interrupt Line                    | 3Ch         |
|                            | ment Capabilities         | Next Item Pointer         | Capability ID=01                  | 40h         |
| PM Data                    | PPB Support<br>Extensions | Power Management Data     |                                   | 44h         |
| Messag                     | ge Control                | Next Item Pointer         | Capability ID=05                  | 4Ch         |
|                            |                           | e Address                 |                                   | 50h         |
|                            |                           | pper Address              |                                   | 54h         |
| Res                        | served                    |                           | ge Data                           | 58h         |
| VPD                        | Register                  | Next Item Pointer         | Capability ID=03                  | 5Ch         |
|                            | VPD Da                    | ta Register               |                                   | 60h         |
| Length in                  | Bytes (34h)               | Next Item Pointer         | Capability ID=09                  | 64h         |
| C                          | XPIP                      | CSR0                      |                                   | 68h         |
|                            | XPIP                      | CSR1                      |                                   | 6Ch         |
| ACK Lat                    | ency Timer                | Replay Time-out Counter   |                                   | 70h         |
|                            | arameter 0                |                           | Modes                             | 74h         |
| PHY Pa                     | arameter 1                | XPIP                      | CSR2                              | 78h         |
|                            | PHY Pa                    | rameter 2                 |                                   | 7Ch         |
|                            | XPIP                      | CSR3                      |                                   | 80h         |
|                            | XPIP                      | CSR4                      |                                   | 84h         |
|                            | XPIP                      | CSR5                      |                                   | 88h         |
| XPIP_CSR7                  | XPIP_CSR6                 | Port Misc                 | TL_CSR                            | 8Ch         |
| -                          | PHY Pa                    | rameter 3                 | · <b>-</b>                        | 90h         |
| Re                         | served                    | PHY TX Ma                 | rgin Parameter                    | 94h         |
| L1PM                       | Buffer Ctrl               |                           | Mode                              | 98h         |





| 31 - 24 23 - 16                   | 15 - 8                | 7 –0                           | BYTE OFFSET |  |  |  |
|-----------------------------------|-----------------------|--------------------------------|-------------|--|--|--|
| ]                                 | 9Ch                   |                                |             |  |  |  |
| Reserved                          | EEPROM status         | EPPROM Control                 | A0h         |  |  |  |
| EEPROM Data                       | EEPRO                 | M Address                      | A4h         |  |  |  |
| Reserve                           | d                     | DebugOut Control               | A8h         |  |  |  |
|                                   | DebugOut Data         |                                | ACh         |  |  |  |
| Reserved                          | Next Item Pointer     | SSID/SSVID<br>Capability ID=0D | B0h         |  |  |  |
| SSID                              | SS                    | VID                            | B4h         |  |  |  |
| G                                 | PIO Data and Control  |                                | B8h         |  |  |  |
|                                   | Reserved              |                                | BCh         |  |  |  |
| PCI Express Capabilities Register | Next Item Pointer     | Capability ID=10               | C0h         |  |  |  |
|                                   | Device Capabilities   |                                | C4h         |  |  |  |
| Device Status                     | Device                | Control                        | C8h         |  |  |  |
|                                   | Link Capabilities     |                                | CCh         |  |  |  |
| Link Status                       | Link                  | Link Control                   |             |  |  |  |
|                                   | Slot Capabilities     |                                |             |  |  |  |
| Slot Status                       | Slot C                | Control                        | D8h         |  |  |  |
|                                   | Reserved              |                                | DCh         |  |  |  |
|                                   | Reserved              |                                | E0h         |  |  |  |
| Ι                                 | Device Capabilities 2 |                                |             |  |  |  |
| Device Status 2                   |                       | Control 2                      | E8h         |  |  |  |
|                                   | Link Capabilities 2   |                                |             |  |  |  |
| Link Status 2                     | Link (                | Control 2                      | F0h         |  |  |  |
|                                   | Slot Capabilities 2   |                                | F4h         |  |  |  |
| Slot Status 2                     | Slot C                | Control 2                      | F8h         |  |  |  |
|                                   | Reserved              |                                | FCh         |  |  |  |

Other than the PCI 2.3 compatible configuration space header, the Switch also implements PCI express extended configuration space header, which includes advanced error reporting, virtual channel, and power budgeting capability registers. The following table details the allocation of the register fields of PCI express extended capability space header. The first extended capability always begins at offset 100h with a PCI Express Enhanced Capability header and the rest of capabilities are located at an offset greater than 0FFh relative to the beginning of PCI compatible configuration space.

| 31 –24                             | 23 - 16         |                | 15 - 8                    | 7 –0                  | BYTE OFFSET |
|------------------------------------|-----------------|----------------|---------------------------|-----------------------|-------------|
| Next Capability O                  |                 | Cap.<br>ersion | PCI Express Extende       | d Capability ID=0001h | 100h        |
|                                    | Uncorre         | ctable Err     | or Status Register        |                       | 104h        |
|                                    | Uncorre         | ctable Eri     | or Mask Register          |                       | 108h        |
|                                    | Uncorrec        | table Erro     | r Severity Register       |                       | 10Ch        |
|                                    | Correc          | table Erro     | r Status Register         |                       | 110h        |
|                                    |                 |                | or Mask Register          |                       | 114h        |
|                                    | Advanced Erro   | r Capabili     | ties and Control Register |                       | 118h        |
|                                    | Ι               | Header Lo      | g Register                |                       | 11Ch-12Bh   |
|                                    |                 | Rese           | rved                      |                       | 12Ch-13Fh   |
| Next Capability O                  |                 | Cap.<br>ersion | PCI Express Extende       | d Capability ID=0002h | 140h        |
|                                    | Port            | VC Capab       | ility Register 1          |                       | 144h        |
| VC Arbitration Table<br>Offset=3   |                 | Рс             | ort VC Capability Registe | r 2                   | 148h        |
| Port VC Sta                        | us Register     |                | Port VC Co                | ntrol Register        | 14Ch        |
| Port Arbitration Table<br>Offset=4 |                 | VC R           | esource Capability Regis  | ter (0)               | 150h        |
|                                    | VC Res          | source Co      | ntrol Register (0)        |                       | 154h        |
| VC Resource Sta                    |                 |                |                           | erved                 | 158h        |
| Port Arbitration Table<br>Offset=6 |                 | VC R           | ter (1)                   | 15Ch                  |             |
|                                    | VC Res          | source Co      | ntrol Register (1)        |                       | 160h        |
| VC Resource Sta                    |                 |                |                           | erved                 | 164h        |
|                                    |                 | Rese           | rved                      |                       | 168h – 16Fh |
|                                    | VC Arbi         | tration Ta     | ble with 32 Phases        |                       | 170h – 17Ch |
|                                    | Port Arbitratic | n Table w      | vith 128 Phases for VC0   |                       | 180h – 1BCh |
|                                    | Port Arbitratic | n Table w      | vith 128 Phases for VC1   |                       | 1C0h - 1FCh |
|                                    |                 | Rese           | rved                      |                       | 200h - 20Bh |





| 31       | -24                                                                   | 23      | - 16                          | 15                                       | - 8                              | 7 –0                                | BYTE OFFSET |
|----------|-----------------------------------------------------------------------|---------|-------------------------------|------------------------------------------|----------------------------------|-------------------------------------|-------------|
| Next     | Next Capability Offset Cap.<br>Version                                |         |                               | PCI Exp                                  | ress Extended                    | l Capability ID=0004h               | 20Ch        |
|          |                                                                       | Res     | erved                         |                                          |                                  | Data Select Register                | 210h        |
|          |                                                                       |         | Data R                        | legister                                 |                                  |                                     | 214h        |
|          |                                                                       | Res     | erved                         |                                          |                                  | Power Budget<br>Capability Register | 218h        |
|          |                                                                       | Res     | erved                         |                                          |                                  |                                     | 21Ch        |
| Next     | t Capability O                                                        | offset  | Cap<br>version                | PCI Expi                                 | ress Extended                    | Capability ID=000Dh                 | 220h        |
|          | ACS C                                                                 | Control | •                             |                                          | ACS Ca                           | apability                           | 224h        |
|          |                                                                       | Res     | erved                         | •                                        |                                  | Egress Control Vector               | 228h        |
|          |                                                                       |         | Rese                          | erved                                    |                                  |                                     | 22Ch        |
| Next     | t Capability O                                                        | offset  | Cap<br>version                | PCI Express Extended Capability ID=0018h |                                  | l Capability ID=0018h               | 230h        |
| Reserved | erved Max No- Max No-Snoop<br>Snoop Latency Value<br>Latency<br>Scale |         | Max No-Snoop<br>Latency Value |                                          | Max<br>Snoop<br>Latency<br>Scale | Max Snoop Latency<br>Value          | 234h        |
|          |                                                                       |         | Rese                          | erved                                    |                                  |                                     | 238h -23Fh  |
| Next C   | apability Off                                                         | set (   | Cap version                   | PCI Exp                                  | ress Extended                    | Capability ID=001Eh                 | 240h        |
|          | * *                                                                   |         | L1 PM Substa                  |                                          |                                  |                                     | 244h        |
|          |                                                                       |         | L1 PM Subst                   | ates Control 1                           | l                                |                                     | 248h        |
|          | L1 PM Substates Control 2                                             |         |                               |                                          |                                  |                                     | 24Ch        |
|          |                                                                       |         |                               | erved                                    |                                  |                                     | 250h - 33Bh |
|          |                                                                       |         | LTSSN                         | M CSR                                    |                                  |                                     | 33Ch        |
|          | MAC                                                                   | CSR1    |                               |                                          | Hotplu                           | g_CSR                               | 340h        |
|          |                                                                       |         | SMBUS                         | Control                                  |                                  |                                     | 344h        |

### 7.2.1 VENDOR ID REGISTER - OFFSET 00h

| BIT  | FUNCTION  | TYPE | DESCRIPTION                                                                                                        |
|------|-----------|------|--------------------------------------------------------------------------------------------------------------------|
| 15:0 | Vendor ID | RO   | Identifies Pericom as the vendor of this device. The default value may be changed by auto-<br>loading from EEPROM. |
|      |           |      | Reset to 12D8h.                                                                                                    |

### 7.2.2 DEVICE ID REGISTER - OFFSET 00h

| BIT   | FUNCTION  | TYPE | DESCRIPTION                                                                                                              |
|-------|-----------|------|--------------------------------------------------------------------------------------------------------------------------|
| 31:16 | Device ID | RO   | Identifies this device as the PI7C9X2G612GP. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. |
|       |           |      | Resets to 2612h.                                                                                                         |

### 7.2.3 COMMAND REGISTER - OFFSET 04h

| BIT | FUNCTION               | TYPE | DESCRIPTION                                                                                                                                                                                                                                                    |
|-----|------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | I/O Space Enable       | RW   | 0b: Ignores I/O transactions on the primary interface<br>1b: Enables responses to I/O transactions on the primary interface                                                                                                                                    |
|     |                        |      | Resets to 0b.                                                                                                                                                                                                                                                  |
| 1   | Memory Space<br>Enable | RW   | 0b: Ignores memory transactions on the primary interface<br>1b: Enables responses to memory transactions on the primary interface                                                                                                                              |
|     |                        |      | Reset to 0b.                                                                                                                                                                                                                                                   |
| 2   | Bus Master Enable      | RW   | 0b: Does not initiate memory or I/O transactions on the upstream port and handles as an<br>Unsupported Request (UR) to memory and I/O transactions on the downstream port. For<br>Non-Posted Requests, a completion with UR completion status must be returned |





| BIT   | FUNCTION                              | TYPE  | DESCRIPTION                                                                                 |
|-------|---------------------------------------|-------|---------------------------------------------------------------------------------------------|
|       |                                       |       | 1b: Enables the Switch Port to forward memory and I/O Read/Write transactions in the        |
|       |                                       |       | upstream direction                                                                          |
|       |                                       |       |                                                                                             |
|       |                                       |       | Reset to 0b.                                                                                |
| 3     | Special Cycle Enable                  | RO    | Does not apply to PCI Express. Must be hardwired to 0b.                                     |
| 4     | Memory Write And<br>Invalidate Enable | RO    | Does not apply to PCI Express. Must be hardwired to 0b.                                     |
| 5     | VGA Palette Snoop<br>Enable           | RO    | Does not apply to PCI Express. Must be hardwired to 0b.                                     |
|       |                                       |       | 0b: Switch may ignore any parity errors that it detects and continue normal operation       |
| 6     | Parity Error<br>Response Enable       | RW    | 1b: Switch must take its normal action when a parity error is detected                      |
|       | Response Endore                       |       | Reset to 0b.                                                                                |
| 7     | Wait Cycle Control                    | RO    | Does not apply to PCI Express. Must be hardwired to 0b.                                     |
|       |                                       |       | 0b: Disables the reporting of Non-fatal and Fatal errors detected by the Switch to the Root |
|       |                                       |       | Complex                                                                                     |
| 8     | SERR# enable                          | RW    | 1b: Enables the Non-fatal and Fatal error reporting to Root Complex                         |
|       |                                       |       | Reset to 0b.                                                                                |
|       | East Daals to Daals                   |       |                                                                                             |
| 9     | Fast Back-to-Back<br>Enable           | RO    | Does not apply to PCI Express. Must be hardwired to 0b.                                     |
|       |                                       |       | Controls the ability of a PCI Express device to generate INTx Interrupt Messages. In the    |
| 10    | Interrupt Disable                     | RW    | Switch, this bit does not affect the forwarding of INTx messages from the downstream ports. |
|       |                                       |       | Reset to 0b.                                                                                |
| 15:11 | Reserved                              | RsvdP | Not Support.                                                                                |

### 7.2.4 PRIMARY STATUS REGISTER - OFFSET 04h

| BIT   | FUNCTION                     | TYPE  | DESCRIPTION                                                                                                                                                                                                                             |
|-------|------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 18:16 | Reserved                     | RsvdP | Not Support.                                                                                                                                                                                                                            |
| 19    | Interrupt Status             | RO    | Indicates that an INTx Interrupt Message is pending internally to the device.<br>In the Switch, the forwarding of INTx messages from the downstream device of the Switch<br>port is not reflected in this bit. Must be hardwired to 0b. |
| 20    | Capabilities List            | RO    | Set to 1b to enable support for the capability list (offset 34h is the pointer to the data structure).<br>Reset to 1b.                                                                                                                  |
| 21    | 66MHz Capable                | RO    | Does not apply to PCI Express. Must be hardwired to 0b.                                                                                                                                                                                 |
| 22    | Reserved                     | RsvdP | Not Support.                                                                                                                                                                                                                            |
| 23    | Fast Back-to-Back<br>Capable | RO    | Does not apply to PCI Express. Must be hardwired to 0b.                                                                                                                                                                                 |
| 24    | Master Data Parity<br>Error  | RWC   | Set to 1b (by a requester) whenever a Parity error is detected or forwarded on the primary<br>side of the port in a Switch.<br>If the Parity Error Response Enable bit is cleared, this bit is never set.<br>Reset to 0b.               |
| 26:25 | DEVSEL# timing               | RO    | Does not apply to PCI Express. Must be hardwired to 0b.                                                                                                                                                                                 |
| 27    | Signaled Target<br>Abort     | RO    | Set to 1b (by a completer) whenever completing a request on the primary side using the Completer Abort Completion Status.<br>Reset to 0b.                                                                                               |
| 28    | Received Target<br>Abort     | RO    | Set to 1b (by a requestor) whenever receiving a Completion with Completer Abort<br>Completion Status on the primary side.<br>Reset to 0b.                                                                                               |
| 29    | Received Master<br>Abort     | RO    | Set to 1b (by a requestor) whenever receiving a Completion with Unsupported Request<br>Completion Status on primary side.<br>Reset to 0b.                                                                                               |
| 30    | Signaled System<br>Error     | RWC   | Set to 1b when the Switch sends an ERR_FATAL or ERR_NONFATAL Message, and the SERR Enable bit in the Command register is 1b.                                                                                                            |





| BIT | FUNCTION              | TYPE | DESCRIPTION                                                                                          |
|-----|-----------------------|------|------------------------------------------------------------------------------------------------------|
|     |                       |      | Reset to 0b.                                                                                         |
| 31  | Detected Parity Error | RWC  | Set to 1b whenever the primary side of the port in a Switch receives a Poisoned TLP.<br>Reset to 0b. |

### 7.2.5 REVISION ID REGISTER – OFFSET 08h

| BIT | FUNCTION | TYPE | DESCRIPTION                                            |
|-----|----------|------|--------------------------------------------------------|
| 7:0 | Revision | RO   | Indicates revision number of device. Hardwired to 00h. |

### 7.2.6 CLASS CODE REGISTER - OFFSET 08h

| BIT   | FUNCTION        | TYPE | DESCRIPTION                                                                        |
|-------|-----------------|------|------------------------------------------------------------------------------------|
| 15:8  | Programming     | RO   | Read as 00h to indicate no programming interfaces have been defined for PCI-to-PCI |
| 15.6  | Interface       | ĸo   | Bridges.                                                                           |
| 23:16 | Sub-Class Code  | RO   | Read as 04h to indicate device is a PCI-to-PCI Bridge.                             |
| 31:24 | Base Class Code | RO   | Read as 06h to indicate device is a Bridge device.                                 |

### 7.2.7 CACHE LINE REGISTER - OFFSET 0Ch

| BIT | FUNCTION        | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                  |
|-----|-----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | Cache Line Size | RW   | The cache line size register is set by the system firmware and the operating system cache line size. This field is implemented by PCI Express devices as a RW field for legacy compatibility, but it has no impact on any PCI Express device functionality.<br>Reset to 00h. |

#### 7.2.8 PRIMARY LATENCY TIMER REGISTER - OFFSET 0Ch

| BIT  | FUNCTION                 | TYPE | DESCRIPTION                                              |
|------|--------------------------|------|----------------------------------------------------------|
| 15:8 | Primary Latency<br>timer | RO   | Does not apply to PCI Express. Must be hardwired to 00h. |

#### 7.2.9 HEADER TYPE REGISTER – OFFSET 0Ch

| BIT   | FUNCTION    | TYPE | DESCRIPTION                                                                                         |
|-------|-------------|------|-----------------------------------------------------------------------------------------------------|
| 23:16 | Header Type | RO   | Read as 01h to indicate that the register layout conforms to the standard PCI-to-PCI Bridge layout. |

#### 7.2.10 PRIMARY BUS NUMBER REGISTER – OFFSET 18h

| BIT | FUNCTION           | TYPE | DESCRIPTION                                                                                                                                          |
|-----|--------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | Primary Bus Number | RW   | Indicates the number of the PCI bus to which the primary interface is connected. The value is set in software during configuration.<br>Reset to 00h. |





### 7.2.11 SECONDARY BUS NUMBER REGISTER – OFFSET 18h

| BIT  | FUNCTION                | TYPE | DESCRIPTION                                                                                                                                            |
|------|-------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8 | Secondary Bus<br>Number | RW   | Indicates the number of the PCI bus to which the secondary interface is connected. The value is set in software during configuration.<br>Reset to 00h. |

### 7.2.12 SUBORDINATE BUS NUMBER REGISTER – OFFSET 18h

| BIT   | FUNCTION                  | TYPE | DESCRIPTION                                                                                                                                                        |
|-------|---------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23:16 | Subordinate Bus<br>Number | RW   | Indicates the number of the PCI bus with the highest number that is subordinate to the Bridge. The value is set in software during configuration.<br>Reset to 00h. |

#### 7.2.13 SECONDARY LATENCY TIMER REGISTER - OFFSET 18h

| BIT   | FUNCTION                   | TYPE | DESCRIPTION                                              |
|-------|----------------------------|------|----------------------------------------------------------|
| 31:24 | Secondary Latency<br>Timer | RO   | Does not apply to PCI Express. Must be hardwired to 00h. |

### 7.2.14 I/O BASE ADDRESS REGISTER - OFFSET 1Ch

| BIT | FUNCTION                    | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|-----------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0 | 32-bit Indicator            | RO   | Read as 1h to indicate 32-bit I/O addressing.                                                                                                                                                                                                                                                                                                                                                                                                   |
| 7:4 | I/O Base Address<br>[15:12] | RW   | Defines the bottom address of the I/O address range for the Bridge to determine when to forward I/O transactions from one interface to the other. The upper 4 bits correspond to address bits [15:12] and are writable. The lower 12 bits corresponding to address bits [11:0] are assumed to be 0. The upper 16 bits corresponding to address bits [31:16] are defined in the I/O base address upper 16 bits address register.<br>Reset to 0h. |

#### 7.2.15 I/O LIMIT ADDRESS REGISTER - OFFSET 1Ch

| BIT   | FUNCTION                     | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11:8  | 32-bit Indicator             | RO   | Read as 1h to indicate 32-bit I/O addressing.                                                                                                                                                                                                                                                                                                                                                                                                    |
| 15:12 | I/O Limit Address<br>[15:12] | RW   | Defines the top address of the I/O address range for the Bridge to determine when to forward I/O transactions from one interface to the other. The upper 4 bits correspond to address bits [15:12] and are writable. The lower 12 bits corresponding to address bits [11:0] are assumed to be FFFh. The upper 16 bits corresponding to address bits [31:16] are defined in the I/O limit address upper 16 bits address register.<br>Reset to 0h. |

### 7.2.16 SECONDARY STATUS REGISTER – OFFSET 1Ch

| BIT   | FUNCTION          | TYPE  | DESCRIPTION                                             |
|-------|-------------------|-------|---------------------------------------------------------|
| 20:16 | Reserved          | RsvdP | Not Support.                                            |
| 21    | 66MHz Capable     | RO    | Does not apply to PCI Express. Must be hardwired to 0b. |
| 22    | Reserved          | RsvdP | Not Support.                                            |
| 23    | Fast Back-to-Back | RO    | Does not apply to PCI Express. Must be hardwired to 0b. |





| BIT   | FUNCTION                    | TYPE | DESCRIPTION                                                                                                                                                                                                                 |
|-------|-----------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | Capable                     |      |                                                                                                                                                                                                                             |
| 24    | Master Data Parity<br>Error | RWC  | Set to 1b (by a requester) whenever a Parity error is detected or forwarded on the secondary<br>side of the port in a Switch.<br>If the Parity Error Response Enable bit is cleared, this bit is never set.<br>Reset to 0b. |
| 26:25 | DEVSEL_L timing             | RO   | Does not apply to PCI Express. Must be hardwired to 0b.                                                                                                                                                                     |
| 27    | Signaled Target<br>Abort    | RO   | Set to 1b (by a completer) whenever completing a request in the secondary side using<br>Completer Abort Completion Status.<br>Reset to 0b.                                                                                  |
| 28    | Received Target<br>Abort    | RO   | Set to 1b (by a requestor) whenever receiving a Completion with Completer Abort<br>Completion Status in the secondary side.<br>Reset to 0b.                                                                                 |
| 29    | Received Master<br>Abort    | RO   | Set to 1b (by a requestor) whenever receiving a Completion with Unsupported Request<br>Completion Status in secondary side.<br>Reset to 0b.                                                                                 |
| 30    | Received System<br>Error    | RWC  | Set to 1b when the Switch sends an ERR_FATAL or ERR_NONFATAL Message, and the SERR Enable bit in the Bridge Control register is 1.<br>Reset to 0b.                                                                          |
| 31    | Detected Parity Error       | RWC  | Set to 1b whenever the secondary side of the port in a Switch receives a Poisoned TLP.<br>Reset to 0b.                                                                                                                      |

### 7.2.17 MEMORY BASE ADDRESS REGISTER - OFFSET 20h

| BIT  | FUNCTION                       | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                       |
|------|--------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0  | Reserved                       | RO   | Reset to 0h.                                                                                                                                                                                                                                                                                                                      |
| 15:4 | Memory Base<br>Address [31:20] | RW   | Defines the bottom address of an address range for the Bridge to determine when to forward memory transactions from one interface to the other. The upper 12 bits correspond to address bits [31:20] and are able to be written to. The lower 20 bits corresponding to address bits [19:0] are assumed to be 0.<br>Reset to 000h. |

### 7.2.18 MEMORY LIMIT ADDRESS REGISTER - OFFSET 20h

| BIT   | FUNCTION                        | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                            |
|-------|---------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19:16 | Reserved                        | RO   | Reset to 0h.                                                                                                                                                                                                                                                                                                           |
| 31:20 | Memory Limit<br>Address [31:20] | RW   | Defines the top address of an address range for the Bridge to determine when to forward memory transactions from one interface to the other. The upper 12 bits correspond to address bits [31:20] and are writable. The lower 20 bits corresponding to address bits [19:0] are assumed to be FFFFFh.<br>Reset to 000h. |

### 7.2.19 PREFETCHABLE MEMORY BASE ADDRESS REGISTER - OFFSET 24h

| BIT  | FUNCTION                                    | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                     |
|------|---------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0  | 64-bit addressing                           | RO   | Read as 1h to indicate 64-bit addressing.                                                                                                                                                                                                                                                                                                                       |
| 15:4 | Prefetchable Memory<br>Base Address [31:20] | RW   | Defines the bottom address of an address range for the Bridge to determine when to forward memory read and write transactions from one interface to the other. The upper 12 bits correspond to address bits [31:20] and are writable. The lower 20 bits are assumed to be 0. The memory base register upper 32 bits contain the upper half of the base address. |



| BIT | FUNCTION | TYPE | DESCRIPTION    |
|-----|----------|------|----------------|
|     |          |      | Reset to 000h. |

### 7.2.20 PREFETCHABLE MEMORY LIMIT ADDRESS REGISTER – OFFSET 24h

| BIT   | FUNCTION                                        | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                         |
|-------|-------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19:16 | 64-bit addressing                               | RO   | Read as 1h to indicate 64-bit addressing.                                                                                                                                                                                                                                                                                                                                           |
| 31:20 | Prefetchable Memory<br>Limit Address<br>[31:20] | RW   | Defines the top address of an address range for the Bridge to determine when to forward memory read and write transactions from one interface to the other. The upper 12 bits correspond to address bits [31:20] and are writable. The lower 20 bits are assumed to be FFFFFh. The memory limit upper 32 bits register contains the upper half of the limit address. Reset to 000h. |

## 7.2.21 PREFETCHABLE MEMORY BASE ADDRESS UPPER 32-BITS REGISTER – OFFSET 28h

| BIT  | FUNCTION                                                      | TYPE | DESCRIPTION                                                                                                                                                                                                      |
|------|---------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | Prefetchable Memory<br>Base Address, Upper<br>32-bits [63:32] | RW   | Defines the upper 32-bits of a 64-bit bottom address of an address range for the Bridge to determine when to forward memory read and write transactions from one interface to the other.<br>Reset to 0000_0000h. |

# 7.2.22 PREFETCHABLE MEMORY LIMIT ADDRESS UPPER 32-BITS REGISTER – OFFSET 2Ch

| BIT  | FUNCTION                                                          | TYPE | DESCRIPTION                                                                                                                                                                                                   |
|------|-------------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | Prefetchable Memory<br>Limit Address,<br>Upper 32-bits<br>[63:32] | RW   | Defines the upper 32-bits of a 64-bit top address of an address range for the Bridge to determine when to forward memory read and write transactions from one interface to the other.<br>Reset to 0000 0000h. |

### 7.2.23 I/O BASE ADDRESS UPPER 16-BITS REGISTER - OFFSET 30h

| BIT  | FUNCTION                                      | TYPE | DESCRIPTION                                                                                                                                                                               |
|------|-----------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0 | I/O Base Address,<br>Upper 16-bits<br>[31:16] | RW   | Defines the upper 16-bits of a 32-bit bottom address of an address range for the Bridge to determine when to forward I/O transactions from one interface to the other.<br>Reset to 0000h. |

### 7.2.24 I/O LIMIT ADDRESS UPPER 16-BITS REGISTER - OFFSET 30h

| BIT   | FUNCTION                                       | TYPE | DESCRIPTION                                                                                                                                                                            |
|-------|------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:16 | I/O Limit Address,<br>Upper 16-bits<br>[31:16] | RW   | Defines the upper 16-bits of a 32-bit top address of an address range for the Bridge to determine when to forward I/O transactions from one interface to the other.<br>Reset to 0000h. |





### 7.2.25 CAPABILITY POINTER REGISTER – OFFSET 34h

| BIT | FUNCTION           | TYPE | DESCRIPTION                                                 |
|-----|--------------------|------|-------------------------------------------------------------|
| 7:0 | Capability Pointer | RO   | Pointer points to the PCI power management registers (40h). |
| 7.0 | Capability Pointer | ĸo   | Reset to 40h.                                               |

#### 7.2.26 INTERRUPT LINE REGISTER – OFFSET 3Ch

| BIT | FUNCTION       | TYPE | DESCRIPTION   |
|-----|----------------|------|---------------|
| 7:0 | Interrupt Line | RW   | Reset to 00h. |

### 7.2.27 INTERRUPT PIN REGISTER – OFFSET 3Ch

| BIT  | FUNCTION      | TYPE | DESCRIPTION                                                                                                                                                                                                                      |
|------|---------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8 | Interrupt Pin | RO   | The Switch implements INTA virtual wire interrupt signals to represent hot-plug events at downstream ports. The default value on the downstream ports may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 00h. |

### 7.2.28 BRIDGE CONTROL REGISTER – OFFSET 3Ch

| BIT | FUNCTION                 | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                             |
|-----|--------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16  | Parity Error<br>Response | RW   | 0b: Ignore Poisoned TLPs on the secondary interface<br>1b: Enable the Poisoned TLPs reporting and detection on the secondary interface<br>Reset to 0b                                                                                                                                                                                                                   |
| 17  | S_SERR# enable           | RW   | <ul> <li>Ob: Disables the forwarding of EER_COR, ERR_NONFATAL and ERR_FATAL from secondary to primary interface</li> <li>1b: Enables the forwarding of EER_COR, ERR_NONFATAL and ERR_FATAL from secondary to primary interface</li> <li>Reset to 0b.</li> </ul>                                                                                                         |
| 18  | ISA Enable               | RW   | <ul> <li>Ob: Forwards downstream all I/O addresses in the address range defined by the I/O Base, I/O Base, and Limit registers</li> <li>1b: Forwards upstream all I/O addresses in the address range defined by the I/O Base and Limit registers that are in the first 64KB of PCI I/O address space (top 768 bytes of each 1KB block)</li> <li>Reset to 0b.</li> </ul> |
| 19  | VGA Enable               | RW   | 0b: Ignores access to the VGA memory or IO address range<br>1b: Forwards transactions targeted at the VGA memory or IO address range<br>VGA memory range starts from 000A 0000h to 000B FFFFh<br>VGA IO addresses are in the first 64KB of IO address space.<br>AD [9:0] is in the ranges 3B0 to 3BBh and 3C0h to 3DFh.<br>Reset to 0b.                                 |
| 20  | VGA 16-bit decode        | RW   | 0b: Executes 10-bit address decoding on VGA I/O accesses<br>1b: Executes 16-bit address decoding on VGA I/O accesses<br>Reset to 0b.                                                                                                                                                                                                                                    |
| 21  | Master Abort Mode        | RO   | Does not apply to PCI Express. Must be hardwired to 0b.                                                                                                                                                                                                                                                                                                                 |





| BIT   | FUNCTION                      | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                |
|-------|-------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 22    | Secondary Bus Reset           | RW    | 0b: Does not trigger a hot reset on the corresponding PCI Express Port<br>1b: Triggers a hot reset on the corresponding PCI Express Port<br>At the downstream port, it asserts PORT_RST# to the attached downstream device.<br>At the upstream port, it asserts the PORT_RST# at all the downstream ports.<br>Reset to 0b. |
| 23    | Fast Back-to-Back<br>Enable   | RO    | Does not apply to PCI Express. Must be hardwired to 0b.                                                                                                                                                                                                                                                                    |
| 24    | Primary Master<br>Timeout     | RO    | Does not apply to PCI Express. Must be hardwired to 0b.                                                                                                                                                                                                                                                                    |
| 25    | Secondary Master<br>Timeout   | RO    | Does not apply to PCI Express. Must be hardwired to 0b.                                                                                                                                                                                                                                                                    |
| 26    | Master Timeout<br>Status      | RO    | Does not apply to PCI Express. Must be hardwired to 0b.                                                                                                                                                                                                                                                                    |
| 27    | Discard Timer<br>SERR# enable | RO    | Does not apply to PCI Express. Must be hardwired to 0b.                                                                                                                                                                                                                                                                    |
| 31:28 | Reserved                      | RsvdP | Not Support.                                                                                                                                                                                                                                                                                                               |

### 7.2.29 POWER MANAGEMENT CAPABILITY REGISTER - OFFSET 40h

| BIT   | FUNCTION                          | TYPE  | DESCRIPTION                                                                                                                                                                    |
|-------|-----------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | Enhanced<br>Capabilities ID       | RO    | Read as 01h to indicate that these are power management enhanced capability registers.                                                                                         |
| 15:8  | Next Item Pointer                 | RO    | The pointer points to the Vital Protocol Data (VPD) capability register /<br>Message capability register.<br>Reset to 5Ch (Upstream Port).<br>Reset to 4Ch (Downstream Ports). |
| 18:16 | Power Management<br>Revision      | RO    | Read as 011b to indicate the device is compliant to Revision 1.2 of <i>PCI Power Management</i><br>Interface Specifications.                                                   |
| 19    | PME# Clock                        | RO    | Does not apply to PCI Express. Must be hardwired to 0b.                                                                                                                        |
| 20    | Reserved                          | RsvdP | Not Support.                                                                                                                                                                   |
| 21    | Device Specific<br>Initialization | RO    | Read as 0b to indicate Switch does not have device specific initialization requirements. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.           |
| 24:22 | AUX Current                       | RO    | Reset as 111b to indicate the Switch needs 375 mA in D3 state. The default value may be changed by SMBUS, 12C or auto-loading from EEPROM.                                     |
| 25    | D1 Power State<br>Support         | RO    | Read as 1b to indicate Switch supports the D1 power management state. The default value may be changed by SMBUS, 12C or auto-loading from EEPROM.                              |
| 26    | D2 Power State<br>Support         | RO    | Read as 1b to indicate Switch supports the D2 power management state. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.                              |
| 31:27 | PME# Support                      | RO    | Read as 1_111b to indicate Switch supports the forwarding of PME# message in all power states. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.     |

### 7.2.30 POWER MANAGEMENT DATA REGISTER - OFFSET 44h

| BIT | FUNCTION      | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                    |
|-----|---------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | Power State   | RW    | Indicates the current power state of the Switch. Writing a value of D0 when the previous<br>state was D3 cause a hot reset without asserting DWNRST_L.<br>00b: D0 state<br>01b: D1 state<br>10b: D2 state<br>11b: D3 hot state<br>Reset to 00b.                                |
| 2   | Reserved      | RsvdP | Not Support.                                                                                                                                                                                                                                                                   |
| 3   | No_Soft_Reset | RO    | When set, this bit indicates that device transitioning from D3hot to D0 does not perform an internal reset. When clear, an internal reset is performed when power state transits from D3hot to D0. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. |





| BIT   | FUNCTION    | TYPE  | DESCRIPTION                                                              |
|-------|-------------|-------|--------------------------------------------------------------------------|
|       |             |       | Reset to 1b.                                                             |
| 7:4   | Reserved    | RsvdP | Not Support.                                                             |
| 8     | PME# Enable | RW    | When asserted, the Switch will generate the PME# message. Reset to 1'b0. |
| 12:9  | Data Select | RW    | Select data registers.<br>Reset to 0h.                                   |
| 14:13 | Data Scale  | RO    | Reset to 00b.                                                            |
| 15    | PME Status  | RO    | Read as 0b as the PME# message is not implemented.                       |

### 7.2.31 PPB SUPPORT EXTENSIONS – OFFSET 44h

| BIT   | FUNCTION          | TYPE | DESCRIPTION                                             |
|-------|-------------------|------|---------------------------------------------------------|
| 21:16 | Reserved          | RO   | Reset to 00_0000b.                                      |
| 22    | B2_B3 Support for | RO   | Does not apply to PCI Express. Must be hardwired to 0b. |
|       | D3 <sub>HOT</sub> |      |                                                         |
| 23    | Bus Power / Clock | RO   | Does not apply to PCI Express. Must be hardwired to 0b. |
| 23    | Control Enable    | кO   |                                                         |

### 7.2.32 DATA REGISTER - OFFSET 44h

| BIT   | FUNCTION      | TYPE | DESCRIPTION                                                                                |
|-------|---------------|------|--------------------------------------------------------------------------------------------|
| 31:24 | Data Register | RO   | Data Register. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. |
|       |               |      | Reset to 00h.                                                                              |

### 7.2.33 MSI CAPABILITY REGISTER – OFFSET 4Ch (Downstream Port Only)

| BIT  | FUNCTION                    | TYPE | DESCRIPTION                                                                        |
|------|-----------------------------|------|------------------------------------------------------------------------------------|
| 7:0  | Enhanced<br>Capabilities ID | RO   | Read as 05h to indicate that this is message signal interrupt capability register. |
| 15:8 | Next Item Pointer           | RO   | Pointer points to the Vendor specific capability register.<br>Reset to 64h.        |

### 7.2.34 MESSAGE CONTROL REGISTER – OFFSET 4Ch (Downstream Port Only)

| BIT   | FUNCTION                    | TYPE  | DESCRIPTION                                                                                                                                                                                           |
|-------|-----------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16    | MSI Enable                  | RW    | <ul> <li>0b: The function is prohibited from using MSI to request service</li> <li>1b: The function is permitted to use MSI to request service and is prohibited from using its INTx # pin</li> </ul> |
|       |                             |       | Reset to 0b.                                                                                                                                                                                          |
| 19:17 | Multiple Message<br>Capable | RO    | Read as 000b.                                                                                                                                                                                         |
| 22:20 | Multiple Message<br>Enable  | RW    | Reset to 000b.                                                                                                                                                                                        |
| 23    | 64-bit address<br>capable   | RO    | 0b: The function is not capable of generating a 64-bit message address<br>1b: The function is capable of generating a 64-bit message address                                                          |
|       |                             |       | Reset to 1b.                                                                                                                                                                                          |
| 31:24 | Reserved                    | RsvdP | Not Support.                                                                                                                                                                                          |



#### 7.2.35 MESSAGE ADDRESS REGISTER – OFFSET 50h (Downstream Port Only)

| BIT  | FUNCTION        | TYPE  | DESCRIPTION                                                                                                                         |
|------|-----------------|-------|-------------------------------------------------------------------------------------------------------------------------------------|
| 1:0  | Reserved        | RsvdP | Not Support.                                                                                                                        |
| 31:2 | Message Address | RW    | If the message enable bit is set, the contents of this register specify the DWORD aligned address for MSI memory write transaction. |
|      |                 |       | Reset to 0000_0000h.                                                                                                                |

### 7.2.36 MESSAGE UPPER ADDRESS REGISTER – OFFSET 54h (Downstream Port Only)

| BIT  | FUNCTION                 | TYPE | DESCRIPTION                                                                             |
|------|--------------------------|------|-----------------------------------------------------------------------------------------|
| 31:0 | Message Upper<br>Address | RW   | This register is only effective if the device supports a 64-bit message address is set. |
|      | Address                  |      | Reset to 0000_0000h.                                                                    |

#### 7.2.37 MESSAGE DATA REGISTER – OFFSET 58h (Downstream Port Only)

| BIT   | FUNCTION     | TYPE  | DESCRIPTION     |
|-------|--------------|-------|-----------------|
| 15:0  | Message Data | RW    | Reset to 0000h. |
| 31:16 | Reserved     | RsvdP | Not Support.    |

### 7.2.38 VPD CAPABILITY ID REGISTER – OFFSET 5Ch (Upstream Port Only)

| BIT  | FUNCTION                    | TYPE | DESCRIPTION                                                                 |
|------|-----------------------------|------|-----------------------------------------------------------------------------|
| 7:0  | Enhanced<br>Capabilities ID | RO   | Read as 03h to indicate that these are VPD enhanced capability registers.   |
| 15:8 | Next Item Pointer           | RO   | Pointer points to the Vendor specific capability register.<br>Reset to 64h. |

### 7.2.39 VPD REGISTER – OFFSET 5Ch (Upstream Port Only)

| BIT   | FUNCTION         | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------|------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17:16 | Reserved         | RsvdP | Not Support.                                                                                                                                                                                                                                                                                                                                                                                                         |
| 23:18 | VPD Address      | RW    | Contains DWORD address that is used to generate read or write cycle to the VPD table stored in EEPROM.                                                                                                                                                                                                                                                                                                               |
|       |                  |       | Reset to 00_0000b.                                                                                                                                                                                                                                                                                                                                                                                                   |
| 29:24 | Reserved         | RsvdP | Not Support.                                                                                                                                                                                                                                                                                                                                                                                                         |
| 30    | VPD Write Enable | RW    | Enable the write operation.<br>Reset to 0b.                                                                                                                                                                                                                                                                                                                                                                          |
| 31    | VPD operation    | RW    | <ul> <li>Ob: Performs VPD read command to VPD table at the location as specified in VPD address.<br/>This bit is kept '0' and then set to '1' automatically after EEPROM cycle is finished</li> <li>1b: Performs VPD write command to VPD table at the location as specified in VPD address. This bit is kept '1' and then set to '0' automatically after EEPROM cycle is finished.</li> <li>Reset to 0b.</li> </ul> |





### 7.2.40 VPD DATA REGISTER – OFFSET 60h (Upstream Port Only)

| BIT  | FUNCTION | TYPE | DESCRIPTION                                                                                                                                                                                                        |
|------|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | VPD Data | RW   | When read, it returns the last data read from VPD table at the location as specified in VPD<br>Address.<br>When written, it places the current data into VPD table at the location as specified in VPD<br>Address. |
|      |          |      | Reset to 0000_0000h.                                                                                                                                                                                               |

### 7.2.41 VENDOR SPECIFIC CAPABILITY REGISTER - OFFSET 64h

| BIT   | FUNCTION                    | TYPE | DESCRIPTION                                                                                                                                           |
|-------|-----------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | Enhanced<br>Capabilities ID | RO   | Read as 09h to indicate that these are vendor specific capability registers.                                                                          |
| 15:8  | Next Item Pointer           | RO   | Pointer points to the SSID/SSVID capability register.<br>Reset to B0h.                                                                                |
| 31:16 | Length Information          | RO   | The length field provides the information for number of bytes in the capability structure (including the ID and Next pointer bytes).<br>Reset to 34h. |

### 7.2.42 XPIP\_CSR0 – OFFSET 68h (Test Purpose Only)

| BIT  | FUNCTION  | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------|-----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | XPIP_CSR0 | RW   | The default value for bit [14:13] may be changed by auto-loading from EEPROM.<br>Bit[1]: Enable to change LTSSM Role<br>1b: enable to change LTSSM role<br>0b: disable to change LTSSM role<br>Bit[2]: Disable hot reset (Upstream Port Only)<br>1b: do not fire hot reset to downstream ports if upstream port link is down<br>0b: do fire hot reset to downstream ports if upstream port link is down<br>0b: do fire hot reset to downstream ports if upstream port link is down<br>0b: do fire hot reset to downstream ports if upstream port link is down<br>0b: set LTSSM CFG_DN_Port Select<br>1b: set LTSSM role to packet switch downstream port<br>0b: set LTSSM role to packet switch upstream port<br>Reset to 0400_1060h. |

### 7.2.43 XPIP\_CSR1 – OFFSET 6Ch (Test Purpose Only)

| BIT  | FUNCTION  | TYPE | DESCRIPTION          |
|------|-----------|------|----------------------|
| 31:0 | XPIP_CSR1 | RW   | Reset to 0400_0800h. |

### 7.2.44 REPLAY TIME-OUT COUNTER - OFFSET 70h

| BIT  | FUNCTION          | TYPE | DESCRIPTION                                                                                                                                    |
|------|-------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 11:0 | User Replay Timer | RW   | A 12-bit register contains a user-defined value. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 000h. |





| BIT | FUNCTION                               | TYPE  | DESCRIPTION                                                                                                                                       |
|-----|----------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 12  | Enable User Replay<br>Timer            | RW    | When asserted, the user-defined replay time-out value is be employed. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. |
|     |                                        |       | Reset to 0b.                                                                                                                                      |
| 13  | Power Management<br>Capability Disable | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.                                                                       |
|     | Cupuolinty Disable                     |       | Reset to 0b.                                                                                                                                      |
| 14  | MSI Capability<br>Disable              | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0b.                                                       |
| 15  | Reserved                               | RsvdP | Not Support.                                                                                                                                      |

### 7.2.45 ACKNOWLEDGE LATENCY TIMER - OFFSET 70h

| BIT   | FUNCTION                   | TYPE | DESCRIPTION                                                                                                                                                   |
|-------|----------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 29:16 | User ACK Latency<br>Timer  | RW   | A 14-bit register contains a user-defined value. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0000h.               |
| 30    | Enable User ACK<br>Latency | RW   | When asserted, the user-defined ACK latency value is be employed. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0b. |
| 31    | VGA Decode Enable          | RO   | Enable the VGA range decode. The default value may be changed by SMBUS, I2C or auto-<br>loading from EEPROM.<br>Reset to 1b.                                  |

### 7.2.46 SWITCH OPERATION MODE – OFFSET 74h (Upstream Port Only)

| BIT | FUNCTION                 | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|--------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | Store-Forward            | RW   | When set, a store-forward mode is used. Otherwise, the chip is working under cut-through mode. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.                                                                                                                                                                                                                                                                                                                                         |
|     |                          |      | Reset to 0b.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2:1 | Cut-through<br>Threshold | RW   | Cut-through Threshold. When forwarding a packet from low-speed port to high-speed mode,<br>the chip provides the capability to adjust the forwarding threshold. The default value may be<br>changed by SMBUS, I2C or auto-loading from EEPROM.<br>00b: the threshold is set at the middle of forwarding packet<br>01b: the threshold is set ahead 1-cycle of middle point<br>10b: the threshold is set ahead 2-cycle of middle point.<br>11b: the threshold is set ahead 3-cycle of middle point.<br>Reset to 01b. |
| 3   | Port Arbitration<br>Mode | RW   | When set, the round-robin arbitration will stay in the arbitrated port even if the credit is not<br>enough but request is pending.<br>When clear, the round-robin arbitration will always go to the requesting port, which the<br>outgoing credit is enough for the packet queued in the port.<br>The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0b.                                                                                                                      |
| 4   | Credit Update Mode       | RW   | <ul><li>When set, the frequency of releasing new credit to the link partner will be all types per update.</li><li>When clear, the frequency of releasing new credit to the link partner will be type oriented per update.</li><li>The default value may be changed by SMBus, I2C or auto-loading from EEPROM.</li><li>Reset to 0b.</li></ul>                                                                                                                                                                       |





| BIT   | FUNCTION                                           | TYPE  | DESCRIPTION                                                                                                                                                                                                    |
|-------|----------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5     | Ordering on Different<br>Egress Port Mode          | RW    | When set, there has ordering rule on packets for different egress port. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0b.                                            |
| 6     | Ordering on Different<br>Tag of Completion<br>Mode | RW    | When set, there has ordering rule between completion packet with different tag. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0b.                                    |
| 7     | NonPost TLP Store-<br>Forward                      | RO    | When set, for Non-port TLP store-forward mode is used . Otherwise, Non-post TLP is working under cut-through mode. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0b. |
| 13:8  | Power Management<br>Control Parameter              | RW    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 00 0001b.                                                                                                              |
| 14    | RX Polarity Inversion<br>Disable                   | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0b.                                                                                                                    |
| 15    | Compliance Pattern<br>Parity Control<br>Disable    | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0b.                                                                                                                    |
| 20:16 | C_DRV_LVL_3P5_<br>NOM                              | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 1_0011b.                                                                                                               |
| 25:21 | C_DRV_LVL_6P0_<br>NOM                              | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 1_0011b.                                                                                                               |
| 30:26 | C_DRV_LVL_HALF<br>_NOM                             | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0_0010b.                                                                                                               |
| 31    | Reserved                                           | RsvdP | Not Support.                                                                                                                                                                                                   |

### 7.2.47 SWITCH OPERATION MODE – OFFSET 74h (Downstream Port Only)

| BIT   | FUNCTION                              | TYPE  | DESCRIPTION                                                                                       |
|-------|---------------------------------------|-------|---------------------------------------------------------------------------------------------------|
| 7:0   | Reserved                              | RsvdP | Not Support.                                                                                      |
| 13:8  | Power Management<br>Control Parameter | RW    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 00_0001b. |
| 14    | RX Polarity<br>Inversion Disable      | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0b.       |
| 15:31 | Reserved                              | RsvdP | Not Support.                                                                                      |

### 7.2.48 XPIP\_CSR2 – OFFSET 78h

| BIT | FUNCTION                | TYPE | DESCRIPTION                                                                                  |
|-----|-------------------------|------|----------------------------------------------------------------------------------------------|
| 7:0 | FTS Number              | RO   | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 80h. |
| 9:8 | Scrambler Control       | RO   | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 00b. |
| 10  | L0s                     | RO   | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0b.  |
| 11  | Compliance to<br>Detect | RO   | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0b.  |





| BIT   | FUNCTION         | TYPE  | DESCRIPTION                                                                                  |
|-------|------------------|-------|----------------------------------------------------------------------------------------------|
| 13:12 | Change_Speed_Sel | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 00b. |
| 14    | Change_Speed_En  | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0b.  |
| 15    | Reserved         | RsvdP | Not Support.                                                                                 |

### 7.2.49 PHY PARAMETER 1 – OFFSET 78h (Upstream Port Only)

| BIT   | FUNCTION                    | TYPE  | DESCRIPTION                                                                                      |
|-------|-----------------------------|-------|--------------------------------------------------------------------------------------------------|
| 20:16 | C_EMP_POST_<br>GEN1_3P5_NOM | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 1_0101b. |
| 25:21 | C_EMP_POST_<br>GEN2_3P5_NOM | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 1_0101b. |
| 30:26 | C_EMP_POST_<br>GEN2_6P0_NOM | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 1_1101b. |
| 31    | Reserved                    | RsvdP | Not Support.                                                                                     |

### 7.2.50 PHY PARAMETER 2 - OFFSET 7Ch

| BIT   | FUNCTION                     | TYPE  | DESCRIPTION                                                                                                                        |
|-------|------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------|
| 3:0   | C_TX_PHY_<br>LATENACY        | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. It is set<br>by Upstream Port Only.<br>Reset to 0111b. |
| 6:4   | C_REC_DETEC_<br>USEC         | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. It is set by Upstream Port Only.<br>Reset to 010b.     |
| 7     | Reserved                     | RsvdP | Not Support.                                                                                                                       |
| 8     | P_CDR_FREQLOOP<br>_EN        | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 1b.                                        |
| 10:9  | P_CDR_<br>THRESHOLD          | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 10b.                                       |
| 12:11 | P_CDR_FREQLOOP<br>_GAIN      | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 11b.                                       |
| 15:13 | Reserved                     | RsvdP | Not Support.                                                                                                                       |
| 16    | P_DRV_LVL_MGN<br>_DELATA_EN  | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0b.                                        |
| 17    | P_DRV_LVL_NOM<br>_DELATA_EN  | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0b.                                        |
| 18    | P_EMP_POST_MGN<br>_DELATA_EN | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0b.                                        |
| 19    | P_EMP_POST_NOM<br>_DELATA_EN | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0b.                                        |
| 21:20 | P_RX_SIGDET_<br>LVL          | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 01b.                                       |





| BIT   | FUNCTION  | TYPE  | DESCRIPTION                                                                                    |
|-------|-----------|-------|------------------------------------------------------------------------------------------------|
| 25:22 | P_RX_EQ_1 | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0110b. |
| 29:26 | P_RX_EQ_2 | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 1000b. |
| 30    | P_TXSWING | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0b.    |
| 31    | Reserved  | RsvdP | Not Support.                                                                                   |

### 7.2.51 XPIP\_CSR3 – OFFSET 80h

| BIT  | FUNCTION  | TYPE | DESCRIPTION                                                                                         |
|------|-----------|------|-----------------------------------------------------------------------------------------------------|
| 31:0 | XPIP_CSR3 | RW   | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 000F_0000h. |

### 7.2.52 XPIP\_CSR4 – OFFSET 84h (Upstream Port Only)

| BIT  | FUNCTION  | TYPE | DESCRIPTION                                                                 |
|------|-----------|------|-----------------------------------------------------------------------------|
| 31:0 | XPIP CSR4 | RO   | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. |
|      | -         |      | Reset to 0000_0000h.                                                        |

### 7.2.53 XPIP\_CSR5 – OFFSET 88h

| BIT  | FUNCTION                  | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                       |
|------|---------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 29:0 | XPIP_CSR5[29:0]           | RO   | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. It is set<br>by Upstream Port Only.<br>Bit[11]: UP_CFG_Reset Select<br>0b: cfg data will be reset upon the link down of upstream port<br>1b: cfg data is not affected when link down of upstream port |
| 30   | DO_CHG_DATA_<br>RATE_CTRL | RW   | Reset to 3308_333h.         The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.         Reset to 1b (Upstream Port).         Reset to 0b (Downstream Ports).                                                                                              |
| 31   | Gen1_Cap_Only             | RW   | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0b.                                                                                                                                                                                       |

### 7.2.54 TL\_CSR – OFFSET 8Ch

| BIT | FUNCTION                                     | TYPE | DESCRIPTION                                                                                                                     |
|-----|----------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------|
| 0   | TX_SOF_FORM                                  | RO   | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. It is set<br>by Upstream Port Only.<br>Reset to 0b. |
| 1   | PM Data Select<br>Register R/W<br>Capability | RO   | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. It is set<br>by Upstream Port Only.<br>Reset to 0b. |





| BIT   | FUNCTION                    | TYPE  | DESCRIPTION                                                                                                                                  |
|-------|-----------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 2     | ARBITER_ABORT_<br>SEL       | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. It is set by Upstream Port Only.                                 |
| 3     | 4K Boundary Check<br>Enable | RO    | Reset to 1b.<br>The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. It is set<br>by Upstream Port Only.              |
|       |                             | D.C.  | Reset to 0b.                                                                                                                                 |
| 4     | FIFOERR_FIX_SEL             | RO    | Reset to 1b.                                                                                                                                 |
| 5     | MW Overpass<br>Disable      | RW    | The default value may be changed by SMBus, I2C or auto-loading from EEPROM. It is set<br>by Upstream Port Only.<br>Reset to 0b.              |
| 6     | Ordering Frozen<br>Disable  | RW    | Disable the RO ordering rule. The default value may be changed by auto-loading from EEPROM. It is set by Upstream Port Only.                 |
|       |                             |       | Reset to 0b.                                                                                                                                 |
| 7     | GNT_FAIL2IDLE               | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. It is set by Upstream Port Only.                                 |
|       |                             |       | Reset to 1b.                                                                                                                                 |
| 8:9   | DO_CHG_DATA_<br>CNT_SEL     | RO    | The trying number for doing change data rate. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.                    |
|       | 00.22                       |       | Reset to 00b.                                                                                                                                |
| 10    | Port Disable                | RO    | Disable this port. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.                                               |
|       |                             |       | Reset to 0b.                                                                                                                                 |
| 11    | Reset Select                | RO    | Reset select (upstream port only). The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. It is valid for up port only. |
|       |                             |       | Reset to 1b for up port.<br>Reset to 0b for down port.                                                                                       |
| 12    | ARB_VCFLG_SEL               | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. It is set by Upstream Port Only.                                 |
|       |                             |       | Reset to 1b.                                                                                                                                 |
| 15:13 | Reserved                    | RsvdP | Not Support.                                                                                                                                 |
|       |                             |       | XPIP_CSR6 Value. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.                                                 |
| 23:16 | XPIP_CSR6[7:0]              | RO    | Bit[0]: Disable phy error retrain<br>Ib: disable phy error retrain function<br>0b: enable phy error retrain function                         |
|       |                             |       | Reset to 79h.                                                                                                                                |
| 25:24 | REV_TS_CTR                  | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 00b.                                                 |
| 29:26 | MAC Control<br>Parameter    | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. It is set by Upstream Port Only.                                 |
| 20    |                             | D ID  | Reset to 0h.                                                                                                                                 |
| 30    | Reserved                    | RsvdP | Not Support.<br>The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.                                                  |
| 31    | P35_GEN2_MODE               | RO    |                                                                                                                                              |
|       |                             |       | Reset to 0b.                                                                                                                                 |





#### 7.2.55 PHY PARAMETER 3 – OFFSET 90h

| BIT   | FUNCTION                      | TYPE  | DESCRIPTION                                                                                                                                                      |
|-------|-------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:0   | PHY Parameter 3<br>(Per Lane) | RO    | PHY's Lane mode. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 00h.                                                    |
| 14:7  | Reserved                      | RsvdP | Not Support.                                                                                                                                                     |
| 31:15 | PHY Parameter 3<br>(Global)   | RO    | PHY's delta value setting. The default value may be changed by SMBUS, I2C or auto-<br>loading from EEPROM. It is set by Upstream Port Only.<br>Reset to 0 0001h. |

### 7.2.56 PHY PARAMETER 4 - OFFSET 94h (Upstream Port Only)

| BIT   | FUNCTION                   | TYPE  | DESCRIPTION                                                                                    |
|-------|----------------------------|-------|------------------------------------------------------------------------------------------------|
| 15:0  | PHY TX Margin<br>Parameter | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 116Bh. |
| 31:16 | Reserved                   | RsvdP | Not Support.                                                                                   |

### 7.2.57 OPERATION MODE - OFFSET 98h

| BIT   | FUNCTION             | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------|----------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0  | Operation Mode       | RO    | Bit[0]: SROM_BYPASS<br>Bit[1]: IDDQB<br>Bit[2]: FAST_MODE<br>Bit[3]: DEBUG_MODE<br>Bit[4]: PHY_MODE<br>Bit[6:5]: PKG_SEL[2:0]<br>Bit[8:7]: SCAN_MODE<br>Bit[15:9]: Reserved<br>Reset to 00A2h.                                                                                                                                                                                                                                                                                                                                                                                              |
| 23:16 | Clock Buffer Control | RO    | <ul> <li>For reference clock buffer control. The default value may be changed by SMBus, I2C or auto-loading from EEPROM. It is set by Upstream Port Only.</li> <li>Bit[23]: Reset to the status of CLKBUF_PD strapped pin.</li> <li>Bit[22:16]: Reset to 7Fh in 606 mode, and 5Fh in 505/508 mode.</li> <li>Bit[23]: enable or disable reference clock outputs <ul> <li>0b: enable reference clock outputs</li> <li>1b: disable reference clock outputs</li> </ul> </li> <li>Bit[22:16]: enable or disable REFCLKO_P/N[7:1] <ul> <li>0b: disable</li> <li>1b: enable</li> </ul> </li> </ul> |
| 27:24 | L1PM Option          | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0h.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 31:28 | Reserved             | RsvdP | Not Support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



# 7.2.58 DEVICE SPECIFIC POWER MANAGEMENT EVENT– OFFSET 9Ch (Downstream Port Only)

| BIT   | FUNCTION                          | TYPE  | DESCRIPTION                                                                                                                                                               |
|-------|-----------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Device Specific PME<br>Capability | RO    | 1b indicate enable device specific PME. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 1b.                                       |
| 1     | PME Turnoff<br>Message Request    | R/W   | Request to send PME turnoff message.<br>Reset to 0b.                                                                                                                      |
| 2     | Port Power                        | R/W   | Control GPIO[4:0] pins when Device Specific PME Capability is enabled. Downstream port 1 controls GPIO[0], Downstream port 2 controls GPIO[1], and so on.<br>Reset to 1b. |
| 3     | Port Reset                        | R/W   | This bit when reset asserts an active low reset signal to the attached device. When set, the reset signal is de-asserted.<br>Reset to 1b.                                 |
| 15:4  | Reserved                          | RsvdP | Not Support.                                                                                                                                                              |
| 17:16 | Link Status                       | RO    | These two bits represent the link status of device connected to the downstream port.<br>00b: L0<br>01b: L0s<br>10b: L1<br>11b: L2/L3<br>Reset to 00b.                     |
| 31:18 | Reserved                          | RsvdP | Not Support.                                                                                                                                                              |

## 7.2.59 EEPROM CONTROL REGISTER - OFFSET A0h (Upstream Port Only)

| BIT | FUNCTION                   | TYPE | DESCRIPTION                                                                                                                                                                                                                     |
|-----|----------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | EEPROM Start               | RW   | Starts the EEPROM read or write cycle.                                                                                                                                                                                          |
|     |                            |      | Reset to 0b.                                                                                                                                                                                                                    |
| 3:1 | EEPROM Command             | RW   | Sends the command to the EEPROM.<br>001b: write STATUS register<br>010b: EEPROM write<br>011b: EEPROM read<br>100b: disable write operation<br>101b: read STATUS register<br>110b: enable the write operation<br>Reset to 000b. |
| 4   | EEPROM Autoload<br>Status  | RO   | 0b: EEPROM autoload was unsuccessful or is disabled<br>1b: EEPROM autoload occurred successfully after PREST. Configuration registers were<br>loaded with values stored in the EEPROM<br>Reset to 0b.                           |
| 5   | EEPROM Autoload<br>Disable | RW   | 0b: EEPROM autoload enabled<br>1b: EEPROM autoload disabled<br>Reset to 1b.                                                                                                                                                     |
| 7:6 | EEPROM Clock<br>Rate       | RW   | Determines the frequency of the EEPROM clock, which is derived from the primary clock.<br>00b: Reserved<br>01b: PEXCLK / 64 (PEXCLK is 250MHz)<br>10b: Reserved<br>11b: Test Mode                                               |
|     |                            |      | 11b: Test Mode       Reset to 01b.                                                                                                                                                                                              |





| BIT   | FUNCTION                                 | TYPE | DESCRIPTION                                                                 |
|-------|------------------------------------------|------|-----------------------------------------------------------------------------|
| 8     | EEPROM Status[0]:<br>Write In Process    | RO   | Indicate whether the eeprom is busy with write a operation.<br>Reset to 0b. |
| 9     | EEPROM Status[1]:<br>Write Enable Latch  | RO   | Indicate the status of the write enable latch.<br>Reset to 0b.              |
| 10    | EEPROM Status[2]:<br>Block Protection 0  | R/W  | Indicate the block is currently write protected.<br>Reset to 0b.            |
| 11    | EEPROM Status[3]:<br>Block Protection 1  | R/W  | Indicate the block is currently write protected.<br>Reset to 0b.            |
| 14:12 | EEPROM<br>Status[6:4]]:                  | RO   | Reset to 000b.                                                              |
| 15    | EEPROM Status[7]<br>Write Protect Enable | R/W  | Write enable Protect bit.<br>Reset to 0b.                                   |

## 7.2.60 EEPROM ADDRESS REGISTER – OFFSET A4h (Upstream Port Only)

| BIT  | FUNCTION       | TYPE | DESCRIPTION                  |
|------|----------------|------|------------------------------|
|      |                |      | Contains the EEPROM address. |
| 15:0 | EEPROM Address | RW   |                              |
|      |                |      | Reset to 0000h.              |

# 7.2.61 EEPROM DATA REGISTER - OFFSET A4h (Upstream Port Only)

| BIT   | FUNCTION    | TYPE | DESCRIPTION               |
|-------|-------------|------|---------------------------|
|       |             |      | Contains the EEPROM data. |
| 31:16 | EEPROM Data | RW   |                           |
|       |             |      | Reset to 0000h.           |

#### 7.2.62 DEBUGOUT CONTROL REGISTER – OFFSET A8h (Upstream Port Only)

| BIT   | FUNCTION           | TYPE  | DESCRIPTION                        |
|-------|--------------------|-------|------------------------------------|
|       |                    |       | Debug mode select.                 |
| 4:0   | Debug Mode Select  | RW    |                                    |
|       |                    |       | Reset to 0_0000b.                  |
|       |                    |       | Debug port select.                 |
| 7:5   | Debug Port Select  | RW    |                                    |
|       |                    |       | Reset to 000b.                     |
|       |                    |       | Start to select debug output data. |
| 8     | Debug Output Start | RW    |                                    |
|       |                    |       | Reset to 0b.                       |
| 23:9  | Reserved           | RsvdP | Support.                           |
| 31:24 | LED Debug          | WO    | Reset to 00h.                      |



## 7.2.63 DEBUGOUT DATA REGISTER – OFFSET ACh (Upstream Port Only)

| BIT  | FUNCTION          | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------|-------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | Debug Output Data | RO   | Contains the debug output data.<br>When Debug Mode Select is set to 0Ch (A8h.bit[4:0]), this register will show LTSSM state<br>machine.<br>bit[0]=1 the port is in Detect state<br>bit[1]=1 the port is in Polling state<br>bit[2]=1 the port is in Config state<br>bit[3]=1 the port is in L0 state (link up)<br>bit[4]=1 the port is in L1 state<br>bit[5]=1 the port is in L1 state<br>bit[6]=1 the port is in L2 state<br>bit[8]=1 the port is in Hot_Reset state<br>bit[9]=1 the port is in Hot_Reset state<br>bit[9]=1 the port is in Recovery state<br>Reset to 0000_0000h. |

#### 7.2.64 SSID/SSVID CAPABILITY REGISTER – OFFSET B0h

| BIT  | FUNCTION                      | TYPE | DESCRIPTION                                                             |
|------|-------------------------------|------|-------------------------------------------------------------------------|
| 7:0  | SSID/SSVID<br>Capabilities ID | RO   | Read as 0Dh to indicate that these are SSID/SSVID capability registers. |
| 15:8 | Next Item Pointer             | RO   | Pointer points to the PCI Express capability register.<br>Reset to C0h. |

#### 7.2.65 SUBSYSTEM VENDOR ID REGISTER – OFFSET B4h

| BIT  | FUNCTION | TYPE | DESCRIPTION                                                                                                        |
|------|----------|------|--------------------------------------------------------------------------------------------------------------------|
| 15:0 | SSVID    | RO   | It indicates the sub-system vendor id. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. |
|      |          |      | Reset to 0000h.                                                                                                    |

#### 7.2.66 SUBSYSTEM ID REGISTER – OFFSET B4h

| BIT   | FUNCTION | TYPE | DESCRIPTION                                                                                                        |
|-------|----------|------|--------------------------------------------------------------------------------------------------------------------|
| 31:16 | SSID     | RO   | It indicates the sub-system device id. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. |
|       |          |      | Reset to 0000h.                                                                                                    |

#### 7.2.67 GPIO CONTROL REGISTER – OFFSET B8h (Upstream Port Only)

| BIT | FUNCTION       | TYPE        | DESCRIPTION                            |
|-----|----------------|-------------|----------------------------------------|
| 0   | GPIO [0] Input | HwInt<br>RO | State of GPIO [0] pin.<br>Reset to 1b. |





| BIT | FUNCTION                    | TYPE        | DESCRIPTION                                                                                                  |
|-----|-----------------------------|-------------|--------------------------------------------------------------------------------------------------------------|
|     |                             |             | 0b: GPIO [0] is an input pin                                                                                 |
| 1   | GPIO [0] Output<br>Enable   | RW          | 1b: GPIO [0] is an output pin                                                                                |
|     | Lindoit                     |             | Reset to 0b.                                                                                                 |
|     |                             |             | Value of this bit will be output to GPIO [0] pin if GPIO [0] is configured as an output pin.                 |
|     | GPIO [0] Output             |             |                                                                                                              |
| 2   | Register                    | RW          | This register is valid when Device Specific PME Capability of downstream port 1 is disabled.                 |
|     | -8                          |             | Reset to 0b                                                                                                  |
| 3   | Reserved                    | RsvdP       | Not Support.                                                                                                 |
| 5   | litter                      |             | State of GPIO [1] pin.                                                                                       |
| 4   | GPIO [1] Input              | HwInt<br>RO |                                                                                                              |
|     |                             | KO          | Reset to 1b.                                                                                                 |
|     | CDIO [1] Output             |             | 0b: GPIO [1] is an input pin                                                                                 |
| 5   | GPIO [1] Output<br>Enable   | RW          | 1b: GPIO [1] is an output pin                                                                                |
|     | Lindole                     |             | Reset to 0b.                                                                                                 |
|     |                             |             | Value of this bit will be output to GPIO [1] pin if GPIO [1] is configured as an output pin.                 |
|     | GPIO [1] Output             |             |                                                                                                              |
| 6   | Register                    | RW          | This register is valid when Device Specific PME Capability of downstream port 2 is disabled.                 |
|     | C                           |             | Reset to 0b.                                                                                                 |
| 7   | Reserved                    | RsvdP       | Not Support.                                                                                                 |
|     |                             |             | State of GPIO [2] pin.                                                                                       |
| 8   | GPIO [2] Input              | HwInt<br>RO |                                                                                                              |
|     |                             | KO          | Reset to 1b.                                                                                                 |
|     |                             |             | 0b: GPIO [2] is an input pin                                                                                 |
| 9   | GPIO [2] Output<br>Enable   | RW          | 1b: GPIO [2] is an output pin                                                                                |
|     | Lindole                     |             | Reset to 0b.                                                                                                 |
|     | CDIO [2] Output             |             | Value of this bit will be output to GPIO [2] pin if GPIO [2] is configured as an output pin.                 |
| 10  | GPIO [2] Output<br>Register | RW          |                                                                                                              |
|     | -                           | D 10        | Reset to 0b.                                                                                                 |
| 11  | Reserved                    | RsvdP       | Not Support.<br>State of GPIO [3] pin.                                                                       |
| 12  | GPIO [3] Input              | HWInit      |                                                                                                              |
| 12  | 0110 [5] input              | RO          | Reset to 1b.                                                                                                 |
|     |                             |             | 0b: GPIO [3] is an input pin                                                                                 |
| 13  | GPIO [3] Output             | RW          | 1b: GPIO [3] is an output pin                                                                                |
| -   | Enable                      |             | Depart to Oh                                                                                                 |
|     |                             |             | Reset to 0b.<br>Value of this bit will be output to GPIO [3] pin if GPIO [3] is configured as an output pin. |
| 14  | GPIO [3] Output             | RW          |                                                                                                              |
|     | Register                    |             | Reset to 0b.                                                                                                 |
| 15  | Reserved                    | RsvdP       | Not Support.                                                                                                 |
| 16  |                             | HwInt       | State of GPIO [4] pin.                                                                                       |
| 16  | GPIO [4] Input              | RO          | Reset to 1b.                                                                                                 |
|     |                             |             | 0b: GPIO [4] is an input pin                                                                                 |
| 17  | GPIO [4] Output             | RW          | 1b: GPIO [4] is an output pin                                                                                |
| 1/  | Enable                      | ĸw          |                                                                                                              |
|     |                             |             | Reset to 0b                                                                                                  |
| 18  | GPIO [4] Output             | RW          | Value of this bit will be output to GPIO [4] pin if GPIO [4] is configured as an output pin.                 |
| 10  | Register                    | IX VV       | Reset to 0b.                                                                                                 |
| 19  | Reserved                    | RsvdP       | Not Support.                                                                                                 |
|     |                             |             | State of GPIO [5] pin.                                                                                       |
| 20  | GPIO [5] Input              | HwInt<br>RO |                                                                                                              |
|     |                             |             | Reset to 1b.                                                                                                 |
|     | GPIO [5] Output             |             | 0b: GPIO [5] is an input pin<br>1b: GPIO [5] is an output pin                                                |
| 21  | Enable                      | RW          |                                                                                                              |
|     |                             |             | Reset to 0b.                                                                                                 |
|     | GPIO [5] Output             |             | Value of this bit will be output to GPIO [5] pin if GPIO [5] is configured as an output pin.                 |
| 22  | Register                    | RW          |                                                                                                              |
| 22  | -                           | D. ID       | Reset to 0b.                                                                                                 |
| 23  | Reserved                    | RsvdP       | Not Support.                                                                                                 |





| BIT | FUNCTION                    | TYPE        | DESCRIPTION                                                                                                  |
|-----|-----------------------------|-------------|--------------------------------------------------------------------------------------------------------------|
| 24  | GPIO [6] Input              | HwInt<br>RO | State of GPIO [6] pin.<br>Reset to 1b.                                                                       |
| 25  | GPIO [6] Output<br>Enable   | RW          | 0b: GPIO [6] is an input pin<br>1b: GPIO [6] is an output pin<br>Reset to 0b.                                |
| 26  | GPIO [6] Output<br>Register | RW          | Value of this bit will be output to GPIO [6] pin if GPIO [6] is configured as an output pin.<br>Reset to 0b. |
| 27  | Reserved                    | RsvdP       | Not Support.                                                                                                 |
| 28  | GPIO [7] Input              | HwInt<br>RO | State of GPIO [7] pin.<br>Reset to 1b.                                                                       |
| 29  | GPIO [7] Output<br>Enable   | RW          | 0b: GPIO [7] is an input pin<br>1b: GPIO [7] is an output pin<br>Reset to 0b.                                |
| 30  | GPIO [7] Output<br>Register | RW          | Value of this bit will be output to GPIO [7] pin if GPIO [7] is configured as an output pin.<br>Reset to 0b. |
| 31  | Reserved                    | RsvdP       | Not Support.                                                                                                 |

#### 7.2.68 PCI EXPRESS CAPABILITY ID REGISTER - OFFSET C0h

| BIT   | FUNCTION                    | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                     |
|-------|-----------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | Enhanced<br>Capabilities ID | RO    | Read as 10h to indicate that these are PCI express enhanced capability registers.                                                                                                                                                                                                               |
| 15:8  | Next Item Pointer           | RO    | Read as 00h. No other ECP registers.                                                                                                                                                                                                                                                            |
| 19:16 | Capability Version          | RO    | Read as 2h to indicate the device is compliant to Revision .2.0 of <i>PCI Express Base Specifications</i> .                                                                                                                                                                                     |
| 23:20 | Device/Port Type            | RO    | Indicates the type of PCI Express logical device.<br>Reset to 0101b (Upstream port).<br>Reset to 0110b (Downstream ports).                                                                                                                                                                      |
| 24    | Slot Implemented            | RO    | When set, indicates that the PCIe Link associated with this Port is connected to a slot. This field is valid for downstream ports of the Switch. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0b (Upstream port).<br>Reset to 1b (Downstream ports). |
| 29:25 | Interrupt Message<br>Number | RO    | Read as 0b. No MSI messages are generated in the transparent mode.                                                                                                                                                                                                                              |
| 31:30 | Reserved                    | RsvdP | Not Support.                                                                                                                                                                                                                                                                                    |

## 7.2.69 DEVICE CAPABILITIES REGISTER - OFFSET C4h

| BIT | FUNCTION                      | TYPE        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|-------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:0 | Max_Payload_Size<br>Supported | HwInt<br>RO | Indicates the maximum payload size that the device can support for TLPs.<br>Each port of the Switch supports 512 bytes max payload size. The default value may be<br>changed by SMBUS, I2C or auto-loading from EEPROM.<br>000b: 128 bytes<br>001b: 256 bytes<br>010b: 512 bytes<br>0thers: Reserved<br>Reset to 001b when PL_512B strapped pin is set to 0.<br>Reset to 010b when PL_512B strapped pin is set to 1. |





| BIT   | FUNCTION                           | TYPE  | DESCRIPTION                                                                                                                                                                                                                                 |
|-------|------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4:3   | Phantom Functions<br>Supported     | RO    | Indicates the support for use of unclaimed function numbers as Phantom functions. Read as 00b, since the Switch does not act as a requester.<br>Reset to 00b.                                                                               |
| 5     | Extended Tag Field<br>Supported    | RO    | Indicates the maximum supported size of Tag field as a Requester. Read as 0, since the Switch does not act as a requester.                                                                                                                  |
| 8:6   | Endpoint L0s<br>Acceptable Latency | RO    | Reset to 0b.<br>Acceptable total latency that an Endpoint can withstand due to the transition from L0s state<br>to the L0 state. For Switch, the ASPM software would not check this value.<br>Reset to 000b.                                |
| 11:9  | Endpoint L1<br>Acceptable Latency  | RO    | Acceptable total latency that an Endpoint can withstand due to the transition from L1 state to the L0 state. For Switch, the ASPM software would not check this value.<br>Reset to 000b.                                                    |
| 14:12 | Reserved                           | RsvdP | Not Support.                                                                                                                                                                                                                                |
| 15    | Role_Based Error<br>Reporting      | RO    | When set, indicates that the device implements the functionality originally defined in the Error Reporting ECN. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 1b.                                 |
| 17:16 | Reserved                           | RsvdP | Not Support.                                                                                                                                                                                                                                |
| 25:18 | Captured Slot Power<br>Limit Value | RO    | It applies to Upstream Port only. In combination with the Slot Power Limit Scale value, specifies the upper limit on power supplied by slot.<br>This value is set by the Set_Slot_Power_Limit message or hardwired to 00h.<br>Reset to 00h. |
| 27:26 | Captured Slot Power<br>Limit Scale | RO    | It applies to Upstream Port only. Specifies the scale used for the Slot Power Limit Value.<br>This value is set by the Set_Slot_Power_Limit message or hardwired to 00b.<br>Reset to 00b.                                                   |
| 31:28 | Reserved                           | RsvdP | Not Support.                                                                                                                                                                                                                                |

# 7.2.70 DEVICE CONTROL REGISTER – OFFSET C8h

| BIT | FUNCTION                                | TYPE | DESCRIPTION                                                                                                                                                                                                                                                  |
|-----|-----------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | Correctable Error<br>Reporting Enable   | RW   | 0b: Disable Correctable Error Reporting<br>1b: Enable Correctable Error Reporting<br>Reset to 0b.                                                                                                                                                            |
| 1   | Non-Fatal Error<br>Reporting Enable     | RW   | 0b: Disable Non-Fatal Error Reporting<br>1b: Enable Non-Fatal Error Reporting<br>Reset to 0b.                                                                                                                                                                |
| 2   | Fatal Error Reporting<br>Enable         | RW   | 0b: Disable Fatal Error Reporting<br>1b: Enable Fatal Error Reporting<br>Reset to 0b.                                                                                                                                                                        |
| 3   | Unsupported Request<br>Reporting Enable | RW   | 0b: Disable Unsupported Request Reporting<br>1b: Enable Unsupported Request Reporting<br>Reset to 0b.                                                                                                                                                        |
| 4   | Enable Relaxed<br>Ordering              | RO   | When set, it permits the device to set the Relaxed Ordering bit in the attribute field of transaction. Since the Switch can not either act as a requester or alter the content of packet it forwards, this bit always returns '0' when read.<br>Reset to 0b. |





| BIT   | FUNCTION                           | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                          |
|-------|------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5   | Max_Payload_Size                   | RW    | This field sets maximum TLP payload size for the device. Permissible values that can be programmed are indicated by the Max_Payload_Size Supported in the Device Capabilities register. Any value exceeding the Max_Payload_Size Supported written to this register results into clamping to the Max_Payload_Size Supported value.<br>Reset to 000b. |
| 8     | Extended Tag Field<br>Enable       | RW    | Does not apply to PCI Express Switch. Returns '0' when read.<br>Reset to 0b.                                                                                                                                                                                                                                                                         |
| 9     | Phantom Function<br>Enable         | RW    | Does not apply to PCI Express Switch. Returns '0' when read.<br>Reset to 0b.                                                                                                                                                                                                                                                                         |
| 10    | Auxiliary (AUX)<br>Power PM Enable | RW    | When set, indicates that a device is enabled to draw AUX power independent of PME AUX power.<br>Reset to 0b.                                                                                                                                                                                                                                         |
| 11    | Enable No Snoop                    | RO    | When set, it permits to set the No Snoop bit in the attribute field of transaction. Since the Switch can not either act as a requester or alter the content of packet it forwards, this bit always returns '0' when read.<br>Reset to 0b.                                                                                                            |
| 14:12 | Max_Read_<br>Request_Size          | RO    | This field sets the maximum Read Request size for the device as a Requester.<br>Since the Switch does not generate read request by itself, these bits are hardwired to 000b.<br>Reset to 000b.                                                                                                                                                       |
| 15    | Reserved                           | RsvdP | Not Support.                                                                                                                                                                                                                                                                                                                                         |

# 7.2.71 DEVICE STATUS REGISTER - OFFSET C8h

| BIT   | FUNCTION                        | TYPE  | DESCRIPTION                                                                                                                                                                               |
|-------|---------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16    | Correctable Error<br>Detected   | RW1C  | Asserted when correctable error is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register.<br>Reset to 0b.   |
| 17    | Non-Fatal Error<br>Detected     | RW1C  | Asserted when non-fatal error is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register.<br>Reset to 0b.     |
| 18    | Fatal Error Detected            | RW1C  | Asserted when fatal error is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register.<br>Reset to 0b.         |
| 19    | Unsupported Request<br>Detected | RW1C  | Asserted when unsupported request is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register.<br>Reset to 0b. |
| 20    | AUX Power<br>Detected           | RO    | Asserted when the AUX power is detected by the Switch<br>Reset to 1b.                                                                                                                     |
| 21    | Transactions Pending            | RO    | Each port of Switch does not issue Non-posted Requests on its own behalf, so this bit is hardwired to 0b.<br>Reset to 0b.                                                                 |
| 31:22 | Reserved                        | RsvdP | Not Support.                                                                                                                                                                              |





## 7.2.72 LINK CAPABILITIES REGISTER - OFFSET CCh

| BIT   | FUNCTION                                           | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                     |
|-------|----------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |                                                    |       | Indicates the maximum speed of the Express link.                                                                                                                                                                                                                |
| 3:0   | Maximum Link<br>Speed                              | RO    | 0001b: 2.5 Gb/s<br>0010b: 5.0 Gb/s                                                                                                                                                                                                                              |
|       |                                                    |       | Reset to 0010b.                                                                                                                                                                                                                                                 |
|       |                                                    |       | Indicates the maximum width of the given PCIe Link.                                                                                                                                                                                                             |
| 9:4   | Maximum Link<br>Width                              | RO    | Reset to 00_0100b (x4) (Upstream Port in 508 mode).<br>Reset to 00_0001b (x1) (Upstream Port in 505/606 mode and Downstream Ports).                                                                                                                             |
| 11:10 | Active State Power<br>Management<br>(ASPM) Support | RO    | Indicates the level of ASPM supported on the given PCIe Link. Each port of Switch supports L0s and L1 entry. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.                                                                        |
|       |                                                    |       | Reset to 00b.                                                                                                                                                                                                                                                   |
| 14:12 | L0s Exit Latency                                   | RO    | Indicates the L0s exit latency for the given PCIe Link.<br>The length of time this port requires to complete transition from L0s to L0 is in the range of 256ns to less than 512ns. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. |
|       |                                                    |       | Reset to 011b.                                                                                                                                                                                                                                                  |
| 17:15 | L1 Exit<br>Latency                                 | RO    | Indicates the L1 exit latency for the given PCIe Link.<br>The length of time this port requires to complete transition from L1 to L0 is in the range of 16us to less than 32us. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.     |
|       |                                                    |       | Reset to 000b.                                                                                                                                                                                                                                                  |
| 18    | Clock Power<br>Management                          | RO    | For upstream port, a value of 1b indicates that component tolerates the removal of any reference clock via CLKREQ#. The default value may be changed by SMBUS, I2C or auto-<br>loading from EEPROM.<br>For downstream ports, this bit must be hardwired to 0b.  |
|       |                                                    |       | Reset to 1b.                                                                                                                                                                                                                                                    |
| 19    | Surprise Down<br>Capability Enable                 | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0b.                                                                                                                                                                     |
|       | Data Link Layer                                    |       | For downstream ports, this bit must be set to 1b if the component supports the optional capability of reporting the DL_Active state of the Data Link Control and Management State Machine. For a hot-plug capable downstream port, this bit must be set to 1b.  |
| 20    | Active Reporting<br>Capable                        | RO    | For upstream port, this bit must be hardwired to 0b.                                                                                                                                                                                                            |
|       |                                                    |       | Reset to 0b (Upstream Port).<br>Reset to 1b (Downstream Ports).                                                                                                                                                                                                 |
|       |                                                    |       | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.                                                                                                                                                                                     |
| 21    | Link BW Notify<br>Cap.                             | RO    | Reset to 0b (Upstream Port).<br>Reset to 0b (Downstream Ports).                                                                                                                                                                                                 |
| 23:21 | Reserved                                           | RsvdP | Not Support.                                                                                                                                                                                                                                                    |
|       |                                                    |       | Indicates the PCIe Port Number for the given PCIe Link. The default value may be changed<br>by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 00h for Port 0.                                                                                              |
| 31:24 | Port Number                                        | RO    | Reset to 00h for Port 0.<br>Reset to 02h for Port 1.<br>Reset to 02h for Port 2.<br>Reset to 03h for Port 3.<br>Reset to 04h for Port 4.                                                                                                                        |
|       |                                                    |       | Reset to 05h for Port 5.                                                                                                                                                                                                                                        |





#### 7.2.73 LINK CONTROL REGISTER - OFFSET D0h

| BIT   | FUNCTION                                           | TYPE      | DESCRIPTION                                                                                                                                                                                                           |
|-------|----------------------------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0   | Active State Power<br>Management<br>(ASPM) Control | RW        | 00b: ASPM is Disabled<br>01b: L0s Entry Enabled<br>10b: L1 Entry Enabled<br>11b: L0s and L1 Entry Enabled<br>Note that the receiver must be capable of entering L0s even when the field is disabled.<br>Reset to 00b. |
| 2     | Reserved                                           | RsvdP     | Not Support.                                                                                                                                                                                                          |
| 3     | Read Completion<br>Boundary (RCB)                  | RO        | Does not apply to PCI Express Switch. Returns '0' when read.<br>Reset to 0b.                                                                                                                                          |
| 4     | Link Disable                                       | RW        | At upstream port, it is not allowed to disable the link, so this bit is hardwired to '0'. For downstream ports, it disables the link when this bit is set.<br>Reset to 0b.                                            |
| 5     | Retrain Link                                       | RW        | At upstream port, it is not allowed to retrain the link, so this bit is hardwired to 1'b0. For downstream ports, it initiates Link Retraining when this bit is set.<br>This bit always returns 0b when read.          |
| 6     | Common Clock<br>Configuration                      | RW        | 0b: The components at both ends of a link are operating with asynchronous reference clock<br>1b: The components at both ends of a link are operating with a distributed common reference<br>clock<br>Reset to 0b.     |
| 7     | Extended Synch                                     | RW        | When set, it transmits 4096 FTS ordered sets in the L0s state for entering L0 state and transmits 1024 TS1 ordered sets in the L1 state for entering L0 state.<br>Reset to 0b.                                        |
| 8     | Enable Clock Power<br>Management                   | RW        | 0b: clock power management is disable and must hold CLKREQ# low.<br>1b: device is permitted to use CLKREQ# to power manage Link clock.<br>Reset to 0b.<br>For downstream ports must hardwire this bit to 0b.          |
| 9     | HW Autonomous<br>Width Disable                     | RW        | Reset to 0b.                                                                                                                                                                                                          |
| 10    | Link Bandwidth<br>Management<br>Interrupt Enable   | RO/R<br>W | For upstream port is RO.<br>For downstream port is RW.<br>Reset to 0b.                                                                                                                                                |
| 11    | Link Autonomous<br>Bandwidth Interrupt<br>Enable   | RO/R<br>W | For upstream port is RO.<br>For downstream port is RW.<br>Reset to 0b.                                                                                                                                                |
| 15:12 | Reserved                                           | RsvdP     | Not Support.                                                                                                                                                                                                          |

## 7.2.74 LINK STATUS REGISTER – OFFSET D0h

| BIT   | FUNCTION                 | TYPE | DESCRIPTION                                                                                                 |
|-------|--------------------------|------|-------------------------------------------------------------------------------------------------------------|
| 19:16 | Link Speed               | RO   | Indicate the negotiated speed of the Express link.<br>0001b: 2.5 Gb/s<br>0010b: 5.0 Gb/s<br>Reset to 0010b. |
| 25:20 | Negotiated Link<br>Width | RO   | Indicates the negotiated width of the given PCIe link.<br>Reset to 00_0001b (x1).                           |





| BIT | FUNCTION                            | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                            |
|-----|-------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 26  | Training Error                      | RO   | When set, indicates a Link training error occurred.<br>This bit is cleared by hardware upon successful training of the link to the L0 link state.<br>Reset to 0b.                                                                                                                                                                      |
| 27  | Link Training                       | RO   | When set, indicates the link training is in progress. Hardware clears this bit once link training is complete.<br>Reset to 1b.                                                                                                                                                                                                         |
| 28  | Slot Clock<br>Configuration         | RO   | <ul> <li>Ob: the Switch uses an independent clock irrespective of the presence of a reference on the connector</li> <li>1b: the Switch uses the same reference clock that the platform provides on the connector</li> <li>The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.</li> <li>Reset to 1b.</li> </ul> |
| 29  | Data Link Layer<br>Link Active      | RO   | Indicates the status of the Data Link Control and Management State Machine.<br>1b: indicate the DL_Active state<br>0b: otherwise<br>Reset to 0b.                                                                                                                                                                                       |
| 30  | Link Bandwidth<br>Management Status | RW1C | Reset to 0b.                                                                                                                                                                                                                                                                                                                           |
| 31  | Link Autonomous<br>Bandwidth Status | RW1C | Reset 0b.                                                                                                                                                                                                                                                                                                                              |

# 7.2.75 SLOT CAPABILITIES REGISTER - OFFSET D4h (Downstream Port Only)

| BIT  | FUNCTION                       | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                       |
|------|--------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Attention Button<br>Present    | RO   | When set, it indicates that an Attention Button is implemented on the chassis for this slot. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 1b.                                                                                                                          |
|      |                                |      |                                                                                                                                                                                                                                                                                                                   |
| 1    | Power Controller<br>Present    | RO   | When set, it indicates that a Power Controller is implemented for this slot. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.                                                                                                                                                          |
|      |                                |      | Reset to 1b.                                                                                                                                                                                                                                                                                                      |
| 2    | MRL Sensor Present             | RO   | When set, this bit indicates that an MRL Sensor is implemented on the chassis for this slot.<br>The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.                                                                                                                                       |
|      |                                |      | Reset to 1b.                                                                                                                                                                                                                                                                                                      |
| 3    | Attention Indicator<br>Present | RO   | When set, it indicates that an Attention Indicator is implemented on the chassis for this slot.<br>The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.                                                                                                                                    |
|      | Tresent                        |      | Reset to 1b.                                                                                                                                                                                                                                                                                                      |
| 4    | Power Indicator<br>Present     | RO   | When set, it indicates that a Power Indicator is implemented on the chassis for this slot. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.                                                                                                                                            |
|      | Tresent                        |      | Reset to 1b.                                                                                                                                                                                                                                                                                                      |
| 5    | Hot-Plug Surprise              | RO   | When set, it indicates that a device present in this slot might be removed from the system without any prior notification. The default value may be changed by SMBUS, I2C or autoloading from EEPROM.                                                                                                             |
|      |                                |      | Reset to 0b.                                                                                                                                                                                                                                                                                                      |
| 6    | Hot-Plug Capable               | RO   | When set, it indicates that this slot is capable of supporting Hot-Plug operation. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.                                                                                                                                                    |
|      |                                |      | Reset to 1b.                                                                                                                                                                                                                                                                                                      |
| 14:7 | Slot Power Limit<br>Value      | RW   | It applies to downstream ports only. In combination with the Slot Power Limit Scale value, specifies the upper limit on power supplied by slot. Writes to this register also cause the Port to send the Set_Slot_Power_Limit message. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. |
|      |                                |      | Reset to 19h.                                                                                                                                                                                                                                                                                                     |





| BIT   | FUNCTION                  | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                            |
|-------|---------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16:15 | Slot Power Limit<br>Scale | RW    | It applies to downstream ports only. Specifies the scale used for the Slot Power Limit Value.<br>Writes to this register also cause the Port to send the Set_Slot_Power_Limit message. The<br>default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 00b. |
| 18:17 | Reserved                  | RsvdP | Not Support.                                                                                                                                                                                                                                                                           |
| 31:19 | Physical Slot<br>Number   | RO    | It indicates the physical slot number attached to this Port. The default value may be changed<br>by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0000h.                                                                                                                         |

## 7.2.76 SLOT CONTROL REGISTER – OFFSET D8h (Downstream Port Only)

| BIT | FUNCTION                           | TYPE  | DESCRIPTION                                                                                                                                                                                                       |
|-----|------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | Attention Button<br>Pressed Enable | RW    | When set, it enables the generation of Hot-Plug interrupt or wakeup event on an attention button pressed event.                                                                                                   |
|     |                                    |       | Reset to 0b.                                                                                                                                                                                                      |
|     |                                    |       | When set, it enables the generation of Hot-Plug interrupt or wakeup event on a power fault                                                                                                                        |
| 1   | Power Fault Detected<br>Enable     | RW    | event.                                                                                                                                                                                                            |
|     |                                    |       | Reset to 0b.                                                                                                                                                                                                      |
| 2   | MRL Sensor Enable                  | RW    | When set, it enables the generation of Hot-Plug interrupt or wakeup even                                                                                                                                          |
|     |                                    |       | Reset to 0b.<br>When set, it enables the generation of Hot-Plug interrupt or wakeup event on a presence                                                                                                           |
| 3   | Presence Detect                    | RW    | When set, it enables the generation of Hot-Plug interrupt or wakeup event on a presence detect changed event.                                                                                                     |
| 5   | Changed Enable                     | 10.00 |                                                                                                                                                                                                                   |
|     |                                    |       | Reset to 0b.<br>When set, it enables the generation of Hot-Plug interrupt when the Hot-Plug Controller                                                                                                            |
|     | Command                            | DW    | completes a command.                                                                                                                                                                                              |
| 4   | Completed Interrupt<br>Enable      | RW    | 1                                                                                                                                                                                                                 |
|     | Elidoic                            |       | Reset to 0b.                                                                                                                                                                                                      |
| 5   | Hot-Plug Interrupt                 | RW    | When set, it enables generation of Hot-Plug interrupt on enabled Hot-Plug events.                                                                                                                                 |
| 3   | Enable                             | ĸw    | Reset to 0b.                                                                                                                                                                                                      |
| 7:6 | Attention Indicator<br>Control     | RW    | Controls the display of Attention Indicator.<br>00b: Reserved<br>01b: On<br>10b: Blink<br>11b: Off<br>Writes to this register also cause the Port to send the ATTENTION_INDICATOR_*<br>Messages.<br>Reset to 11b. |
| 9:8 | Power Indicator<br>Control         | RW    | Controls the display of Power Indicator.<br>00b: Reserved<br>01b: On<br>10b: Blink<br>11b: Off<br>Writes to this register also cause the Port to send the POWER_INDICATOR_* Messages.<br>Reset to 01b.            |
|     |                                    |       | 0b: reset the power state of the slot (Power On)                                                                                                                                                                  |
| 10  | Power Controller<br>Control        | RW    | 1b: set the power state of the slot (Power Off)                                                                                                                                                                   |
|     |                                    |       | Reset to 0b.                                                                                                                                                                                                      |
| 11  | EM_INTRELOCK<br>Control            | RW    | Reset to 0b.                                                                                                                                                                                                      |





| BIT   | FUNCTION                                   | TYPE  | DESCRIPTION                                                                                                                                                                                  |
|-------|--------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12    | Data Link Layer<br>State Changed<br>Enable | RW    | If the Data Link Layer Link Active capability is implemented, when set to 1b, this field<br>enables software notification when Data Link Layer Link Active field is changed.<br>Reset to 0b. |
| 15:13 | Reserved                                   | RsvdP | Not Support.                                                                                                                                                                                 |

## 7.2.77 SLOT STATUS REGISTER – OFFSET D8h (Downstream Port Only)

| BIT   | FUNCTION                         | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                       |
|-------|----------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16    | Attention Button<br>Pressed      | RW1C  | When set, it indicates the Attention Button is pressed.                                                                                                                                                                                                                                                                                           |
| 17    | Power Fault Detected             | RW1C  | Reset to 0b.<br>When set, it indicates a Power Fault is detected.<br>Reset to 0b.                                                                                                                                                                                                                                                                 |
| 18    | MRL Sensor<br>Changed            | RO    | When set, it indicates a MRL Sensor Changed is detected.<br>Reset to 0b.                                                                                                                                                                                                                                                                          |
| 19    | Presence Detect<br>Changed       | RW1C  | When set, it indicates a Presence Detect Changed is detected.<br>Reset to 0b.                                                                                                                                                                                                                                                                     |
| 20    | Command<br>Completed             | RW1C  | When set, it indicates the Hot-Plug Controller completes an issued command.<br>Reset to 0b.                                                                                                                                                                                                                                                       |
| 21    | MRL Sensor State                 | RO    | Reflects the status of MRL Sensor.<br>0b: MRL Closed<br>1b: MRL Opened<br>Reset to 0b.                                                                                                                                                                                                                                                            |
| 22    | Presence Detect State            | RO    | Indicates the presence of a card in the slot.<br>0b: Slot Empty<br>1b: Card Present in slot<br>This register is implemented on all downstream ports that implement slots. For downstream<br>ports not connected to slots (where the Slot Implemented bit of the PCI Express Capabilities<br>register is 0b), this bit returns 1b.<br>Reset to 0b. |
| 23    | Reserved                         | RsvdP | Not Support.                                                                                                                                                                                                                                                                                                                                      |
| 24    | Data Link Layer<br>State Changed | RW1C  | This bit is set when the value reported in the Data Link Layer Link Active field of the Link Status register is changed.                                                                                                                                                                                                                          |
| 31:25 | Reserved                         | RsvdP | Not Support.                                                                                                                                                                                                                                                                                                                                      |

## 7.2.78 DEVICE CAPABILITIES REGISTER 2 – OFFSET E4h

| BIT   | FUNCTION                                             | TYPE | DESCRIPTION                                                                                                            |
|-------|------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------|
| 10:0  | Device Capabilities 2                                | RO   | Reset to 000h.                                                                                                         |
| 11    | LTR Mechanism<br>Supported                           | RO   | A value of 1b indicates support for the optional Latency Tolerance Reporting (LTR) mechanism.<br>Reset to 1b.          |
| 12    | Flow Control Update<br>Type LTR Capability<br>Enable | RO   | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 0b.                            |
| 17:13 | Device Capabilities 2                                | RO   | Reset to 00h.                                                                                                          |
| 19:18 | OBFF Supported                                       | RO   | This field indicates if OBFF is supported. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. |
|       |                                                      |      | Reset to 00b.                                                                                                          |





| BIT   | FUNCTION              | TYPE | DESCRIPTION    |
|-------|-----------------------|------|----------------|
| 31:20 | Device Capabilities 2 | RO   | Reset to 000h. |

#### 7.2.79 DEVICE CONTROL REGISTER 2 – OFFSET E8h

| BIT   | FUNCTION                | TYPE | DESCRIPTION                                                             |
|-------|-------------------------|------|-------------------------------------------------------------------------|
| 9:0   | Device Control 2        | RO   | Reset to 000h.                                                          |
| 10    | LTR Mechanism<br>Enable | RW   | Enable LTR Mechanism.<br>Reset to 0b.                                   |
| 12:11 | Device Control 2        | RO   | Reset to 00b.                                                           |
| 14:13 | OBFF Enable             | RW   | Enable OBFF Mechanism and select the signaling method.<br>Reset to 00b. |
| 15    | Device Control 2        | RO   | Reset to 0b.                                                            |

#### 7.2.80 DEVIDE STATUS REGISTER 2 – OFFSET E8h

| BIT   | FUNCTION        | TYPE | DESCRIPTION     |
|-------|-----------------|------|-----------------|
| 31:16 | Device Status 2 | RO   | Reset to 0000h. |

#### 7.2.81 LINK CAPABILITIES REGISTER 2 – OFFSET ECh

| BIT  | FUNCTION            | TYPE | DESCRIPTION          |
|------|---------------------|------|----------------------|
| 31:0 | Link Capabilities 2 | RO   | Reset to 0000_0000h. |

#### 7.2.82 LINK CONTROL REGISTER 2 – OFFSET F0h

| BIT   | FUNCTION                   | TYPE  | DESCRIPTION                                                                                                                                                                          |
|-------|----------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0   | Target Link Speed          | RW    | Reset to 0010b.                                                                                                                                                                      |
| 4     | Enter Compliance           | RW    | Reset to 0b.                                                                                                                                                                         |
| 5     | HW_AutoSpeed_Dis           | RW    | Reset to 0b.                                                                                                                                                                         |
| 6     | Select_Deemp               | RO    | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. It is valid for downstream port only.<br>Reset to 0b (Upstream Port).<br>Reset to 1b (Downstream Ports). |
| 9:7   | Tran_Margin                | RW    | Reset to 000b.                                                                                                                                                                       |
| 10    | Enter Modify<br>Compliance | RW    | Reset to 0b.                                                                                                                                                                         |
| 11    | Compliance SOS             | RW    | Reset to 0b.                                                                                                                                                                         |
| 12    | Compliance_Deemp           | RW    | Reset to 0b.                                                                                                                                                                         |
| 15:13 | Reserved                   | RsvdP | Not Support.                                                                                                                                                                         |

#### 7.2.83 LINK STATUS REGISTER 2 - OFFSET F0h

| BIT   | FUNCTION            | TYPE | DESCRIPTION                     |
|-------|---------------------|------|---------------------------------|
| 16    | Current De-emphasis | RO   | Reset to 0b (Upstream Port).    |
| 10    | Level               |      | Reset to 1b (Downstream Ports). |
| 31:17 | Link Status 2       | RO   | Reset to 0000h.                 |





#### 7.2.84 SLOT CAPABILITIES REGISTER 2 – OFFSET F4h

| BIT  | FUNCTION            | TYPE | DESCRIPTION          |
|------|---------------------|------|----------------------|
| 31:0 | Slot Capabilities 2 | RO   | Reset to 0000_0000h. |

#### 7.2.85 SLOT CONTORL REGISTER 2 – OFFSET F8h

| BIT  | FUNCTION       | TYPE | DESCRIPTION     |
|------|----------------|------|-----------------|
| 15:0 | Slot Control 2 | RO   | Reset to 0000h. |

#### 7.2.86 SLOT STATUS REGISTER 2 - OFFSET F8h

| BIT   | FUNCTION      | TYPE | DESCRIPTION     |
|-------|---------------|------|-----------------|
| 31:16 | Slot Status 2 | RO   | Reset to 0000h. |

# 7.2.87 PCI EXPRESS ADVANCED ERROR REPORTING CAPABILITY REGISTER – OFFSET 100h

| BIT   | FUNCTION                    | TYPE | DESCRIPTION                                                                                                     |
|-------|-----------------------------|------|-----------------------------------------------------------------------------------------------------------------|
| 15:0  | Extended<br>Capabilities ID | RO   | Read as 0001h to indicate that these are PCI express extended capability registers for advance error reporting. |
| 19:16 | Capability Version          | RO   | Read as 1h. Indicates PCI-SIG defined PCI Express capability structure version number.                          |
| 31:20 | Next Capability<br>Offset   | RO   | Pointer points to the PCI Express Extended VC capability register.<br>Reset to 140h.                            |

#### 7.2.88 UNCORRECTABLE ERROR STATUS REGISTER - OFFSET 104h

| BIT  | FUNCTION                              | TYPE  | DESCRIPTION                                                                                  |
|------|---------------------------------------|-------|----------------------------------------------------------------------------------------------|
| 0    | Training Error Status                 | RW1C  | When set, indicates that the Training Error event has occurred.<br>Reset to 0b.              |
| 3:1  | Reserved                              | RsvdP | Not Support.                                                                                 |
| 4    | Data Link Protocol<br>Error Status    | RW1C  | When set, indicates that the Data Link Protocol Error event has occurred.<br>Reset to 0b.    |
| 11:5 | Reserved                              | RsvdP | Not Support.                                                                                 |
| 12   | Poisoned TLP Status                   | RW1C  | When set, indicates that a Poisoned TLP has been received or generated.<br>Reset to 0b.      |
| 13   | Flow Control<br>Protocol Error Status | RW1C  | When set, indicates that the Flow Control Protocol Error event has occurred.<br>Reset to 0b. |
| 14   | Completion Timeout<br>Status          | RW1C  | When set, indicates that the Completion Timeout event has occurred.<br>Reset to 0b.          |
| 15   | Completer Abort<br>Status             | RW1C  | When set, indicates that the Completer Abort event has occurred.<br>Reset to 0b.             |
| 16   | Unexpected<br>Completion Status       | RW1C  | When set, indicates that the Unexpected Completion event has occurred.<br>Reset to 0b.       |
| 17   | Receiver Overflow<br>Status           | RW1C  | When set, indicates that the Receiver Overflow event has occurred.<br>Reset to 0b.           |





| BIT   | FUNCTION                            | TYPE  | DESCRIPTION                                                                         |
|-------|-------------------------------------|-------|-------------------------------------------------------------------------------------|
| 18    | Malformed TLP<br>Status             | RW1C  | When set, indicates that a Malformed TLP has been received.<br>Reset to 0b.         |
| 19    | ECRC Error Status                   | RW1C  | When set, indicates that an ECRC Error has been detected.<br>Reset to 0b.           |
| 20    | Unsupported Request<br>Error Status | RW1C  | When set, indicates that an Unsupported Request event has occurred.<br>Reset to 0b. |
| 21    | ACS Violation Status                | RW1C  | When set, indicates that an ACS Violation event has occurred.<br>Reset to 0b.       |
| 31:21 | Reserved                            | RsvdP | Not Support.                                                                        |

## 7.2.89 UNCORRECTABLE ERROR MASK REGISTER – OFFSET 108h

| BIT  | FUNCTION                            | TYPE  | DESCRIPTION                                                                                                                                                 |
|------|-------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Training Error Mask                 | RW    | When set, the Training Error event is not logged in the Header Log register and not issued as an Error Message to RC either.                                |
|      |                                     |       | Reset to 0b.                                                                                                                                                |
| 3:1  | Reserved                            | RsvdP | Not Support.                                                                                                                                                |
| 4    | Data Link Protocol<br>Error Mask    | RW    | When set, the Data Link Protocol Error event is not logged in the Header Log register and not issued as an Error Message to RC either.<br>Reset to 0b.      |
| 11:5 | Reserved                            | RsvdP | Not Support.                                                                                                                                                |
| 12   | Poisoned TLP Mask                   | RW    | When set, an event of Poisoned TLP has been received or generated is not logged in the Header Log register and not issued as an Error Message to RC either. |
|      |                                     |       | Reset to 0b.                                                                                                                                                |
| 13   | Flow Control<br>Protocol Error Mask | RW    | When set, the Flow Control Protocol Error event is not logged in the Header Log register and not issued as an Error Message to RC either.                   |
|      |                                     |       | Reset to 0b.                                                                                                                                                |
| 14   | Completion Timeout<br>Mask          | RW    | When set, the Completion Timeout event is not logged in the Header Log register and not issued as an Error Message to RC either.                            |
|      |                                     |       | Reset to 0b.                                                                                                                                                |
| 15   | Completer Abort<br>Mask             | RW    | When set, the Completer Abort event is not logged in the Header Log register and not issued as an Error Message to RC either.                               |
|      |                                     |       | Reset to 0b.                                                                                                                                                |
| 16   | Unexpected<br>Completion Mask       | RW    | When set, the Unexpected Completion event is not logged in the Header Log register and not issued as an Error Message to RC either.                         |
|      |                                     |       | Reset to 0b.                                                                                                                                                |
| 17   | Receiver Overflow<br>Mask           | RW    | When set, the Receiver Overflow event is not logged in the Header Log register and not issued as an Error Message to RC either.                             |
|      |                                     |       | Reset to 0b.                                                                                                                                                |
| 18   | Malformed TLP<br>Mask               | RW    | When set, an event of Malformed TLP has been received is not logged in the Header Log register and not issued as an Error Message to RC either.             |
|      |                                     |       | Reset to 0b.                                                                                                                                                |
| 19   | ECRC Error Mask                     | RW    | When set, an event of ECRC Error has been detected is not logged in the Header Log register<br>and not issued as an Error Message to RC either.             |
|      |                                     |       | Reset to 0b.                                                                                                                                                |
| 20   | Unsupported Request<br>Error Mask   | RW    | When set, the Unsupported Request event is not logged in the Header Log register and not issued as an Error Message to RC either.                           |
|      |                                     |       | Reset to 0b.                                                                                                                                                |
| 21   | ACS Violation Mask                  | RW    | Reset to 0b.                                                                                                                                                |



| BIT   | FUNCTION | TYPE  | DESCRIPTION  |
|-------|----------|-------|--------------|
| 31:22 | Reserved | RsvdP | Not Support. |

## 7.2.90 UNCORRECTABLE ERROR SEVERITY REGISTER – OFFSET 10Ch

| BIT   | FUNCTION                              | TYPE   | DESCRIPTION                |
|-------|---------------------------------------|--------|----------------------------|
|       |                                       |        | 0b: Non-Fatal              |
| 0     | Training Error                        | RW     | 1b: Fatal                  |
| 0     | Severity                              | IX VV  |                            |
|       | <b>D</b>                              | D 10   | Reset to 1b.               |
| 3:1   | Reserved                              | RsvdP  | Not Support.               |
|       |                                       |        | 0b: Non-Fatal              |
| 4     | Data Link Protocol<br>Error Severity  | RW     | 1b: Fatal                  |
|       | End Seventy                           |        | Reset to 1b.               |
| 11:5  | Reserved                              | RsvdP  | Not Support.               |
| 11.0  | Iteberived                            | 100041 | 0b: Non-Fatal              |
| 10    | Poisoned TLP                          | DW     | 1b: Fatal                  |
| 12    | Severity                              | RW     |                            |
|       | 2                                     |        | Reset to 0b.               |
|       | Flow Control                          |        | 0b: Non-Fatal              |
| 13    | Protocol Error                        | RW     | 1b: Fatal                  |
| 15    | Severity                              | 1      |                            |
|       | Secency                               |        | Reset to 1b.               |
|       |                                       |        | 0b: Non-Fatal              |
| 14    | Completion Timeout<br>Error Severity  | RW     | 1b: Fatal                  |
|       | Enor Severity                         |        | Reset to 0b.               |
|       |                                       |        | 0b: Non-Fatal              |
|       | Completer Abort                       |        | 1b: Fatal                  |
| 15    | Severity                              | RW     |                            |
|       | 5                                     |        | Reset to 0b.               |
|       |                                       |        | 0b: Non-Fatal              |
| 16    | Unexpected                            | RW     | 1b: Fatal                  |
| 10    | Completion Severity                   | 17.44  |                            |
|       |                                       |        | Reset to 0b.               |
|       | D C G                                 |        | 0b: Non-Fatal              |
| 17    | Receiver Overflow<br>Severity         | RW     | 1b: Fatal                  |
|       | Seventy                               |        | Reset to 1b.               |
|       |                                       |        | 0b: Non-Fatal              |
| 10    | Malformed TLP                         | DW     | 1b: Fatal                  |
| 18    | Severity                              | RW     |                            |
|       | ,                                     |        | Reset to 1b.               |
|       |                                       |        | 0b: Non-Fatal              |
| 19    | ECRC Error Severity                   | RW     | 1b: Fatal                  |
| 17    | Lence Endi Seventy                    | 10.00  |                            |
|       |                                       |        | Reset to 0b.               |
|       | Unsupported Degu+                     |        | 0b: Non-Fatal<br>1b: Fatal |
| 20    | Unsupported Request<br>Error Severity | RW     | 10. Fatal                  |
|       | Enor seventy                          |        | Reset to 0b.               |
|       |                                       |        | 0b: Non-Fatal              |
|       | ACS Violation                         | DW     | 1b: Fatal                  |
| 21    | Severity                              | RW     |                            |
|       | 5                                     |        | Reset to 0b.               |
| 31:21 | Reserved                              | RsvdP  | Not Support.               |





## 7.2.91 CORRECTABLE ERROR STATUS REGISTER – OFFSET 110 h

| BIT   | FUNCTION                           | TYPE  | DESCRIPTION                                                                    |
|-------|------------------------------------|-------|--------------------------------------------------------------------------------|
| 0     | Receiver Error Status              | RW1C  | When set, the Receiver Error event is detected.<br>Reset to 0b.                |
| 5:1   | Reserved                           | RsvdP | Not Support.                                                                   |
| 6     | Bad TLP Status                     | RW1C  | When set, the event of Bad TLP has been received is detected.<br>Reset to 0b.  |
| 7     | Bad DLLP Status                    | RW1C  | When set, the event of Bad DLLP has been received is detected.<br>Reset to 0b. |
| 8     | REPLAY_NUM<br>Rollover Status      | RW1C  | When set, the REPLAY_NUM Rollover event is detected.<br>Reset to 0b.           |
| 11:9  | Reserved                           | RsvdP | Not Support.                                                                   |
| 12    | Replay Timer<br>Timeout Status     | RW1C  | When set, the Replay Timer Timeout event is detected.<br>Reset to 0b.          |
| 13    | Advisory Non-Fatal<br>Error Status | RW1C  | When set, the Advisory Non-Fatal Error event is detected.<br>Reset to 0b.      |
| 31:14 | Reserved                           | RsvdP | Not Support.                                                                   |

#### 7.2.92 CORRECTABLE ERROR MASK REGISTER – OFFSET 114 h

| BIT   | FUNCTION                         | TYPE  | DESCRIPTION                                                                                                                                                                |
|-------|----------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Receiver Error Mask              | RW    | When set, the Receiver Error event is not logged in the Header Log register and not issued as<br>an Error Message to RC either.<br>Reset to 0b.                            |
| 5:1   | Reserved                         | RsvdP | Not Support.                                                                                                                                                               |
| 6     | Bad TLP Mask                     | RW    | When set, the event of Bad TLP has been received is not logged in the Header Log register<br>and not issued as an Error Message to RC either.<br>Reset to 0b.              |
| 7     | Bad DLLP Mask                    | RW    | When set, the event of Bad DLLP has been received is not logged in the Header Log register<br>and not issued as an Error Message to RC either.<br>Reset to 0b.             |
| 8     | REPLAY_NUM<br>Rollover Mask      | RW    | When set, the REPLAY_NUM Rollover event is not logged in the Header Log register and not issued as an Error Message to RC either.<br>Reset to 0b.                          |
| 11:9  | Reserved                         | RsvdP | Not Support.                                                                                                                                                               |
| 12    | Replay Timer<br>Timeout Mask     | RW    | When set, the Replay Timer Timeout event is not logged in the Header Log register and not issued as an Error Message to RC either.                                         |
| 13    | Advisory Non-Fatal<br>Error Mask | RW    | Reset to 0b.<br>When set, the Advisory Non-Fatal Error event is not logged in the Header Long register and<br>not issued as an Error Message to RC either.<br>Reset to 1b. |
| 31:14 | Reserved                         | RsvdP | Not Support.                                                                                                                                                               |



### 7.2.93 ADVANCE ERROR CAPABILITIES AND CONTROL REGISTER – OFFSET 118h

| BIT  | FUNCTION                   | TYPE  | DESCRIPTION                                                                                                                |
|------|----------------------------|-------|----------------------------------------------------------------------------------------------------------------------------|
| 4:0  | First Error Pointer        | RO    | It indicates the bit position of the first error reported in the Uncorrectable Error Status register.<br>Reset to 0_0000b. |
| 5    | ECRC Generation<br>Capable | RO    | When set, it indicates the Switch has the capability to generate ECRC.<br>Reset to 1b.                                     |
| 6    | ECRC Generation<br>Enable  | RW    | When set, it enables the generation of ECRC when needed.<br>Reset to 0b.                                                   |
| 7    | ECRC Check<br>Capable      | RO    | When set, it indicates the Switch has the capability to check ECRC.<br>Reset to 1b.                                        |
| 8    | ECRC Check Enable          | RW    | When set, the function of checking ECRC is enabled.<br>Reset to 0b.                                                        |
| 31:9 | Reserved                   | RsvdP | Not Support.                                                                                                               |

#### 7.2.94 HEADER LOG REGISTER – OFFSET From 11Ch to 128h

| BIT    | FUNCTION              | TYPE | DESCRIPTION                                                       |
|--------|-----------------------|------|-------------------------------------------------------------------|
| 31:0   | 1 <sup>st</sup> DWORD | RO   | Hold the 1st DWORD of TLP Header. The Head byte is in big endian. |
| 63:32  | 2 <sup>nd</sup> DWORD | RO   | Hold the 2nd DWORD of TLP Header. The Head byte is in big endian. |
| 95:64  | 3 <sup>rd</sup> DWORD | RO   | Hold the 3rd DWORD of TLP Header. The Head byte is in big endian. |
| 127:96 | 4 <sup>th</sup> DWORD | RO   | Hold the 4th DWORD of TLP Header. The Head byte is in big endian. |

#### 7.2.95 PCI EXPRESS VIRTUAL CHANNEL CAPABILITY REGISTER – OFFSET 140h

| BIT   | FUNCTION                    | TYPE | DESCRIPTION                                                                                             |
|-------|-----------------------------|------|---------------------------------------------------------------------------------------------------------|
| 15:0  | Extended<br>Capabilities ID | RO   | Read as 0002h to indicate that these are PCI express extended capability registers for virtual channel. |
| 19:16 | Capability Version          | RO   | Read as 1h. Indicates PCI-SIG defined PCI Express capability structure version number.                  |
| 31:20 | Next Capability<br>Offset   | RO   | Pointer points to the PCI Express Power Budgeting Capability register.<br>Reset to 20Ch.                |

#### 7.2.96 PORT VC CAPABILITY REGISTER 1 – OFFSET 144h

| BIT | FUNCTION                          | TYPE  | DESCRIPTION                                                                                                                                                                                                   |
|-----|-----------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:0 | Extended VC Count                 | RO    | It indicates the number of extended Virtual Channels in addition to the default VC supported<br>by the Switch. The default value may be changed by SMBUS, I2C or auto-loading from<br>EEPROM.                 |
|     |                                   |       | Reset to 000b.                                                                                                                                                                                                |
| 3   | Reserved                          | RsvdP | Not Support.                                                                                                                                                                                                  |
| 6:4 | Low Priority<br>Extended VC Count | RO    | It indicates the number of extended Virtual Channels in addition to the default VC belonging to the low-priority VC (LPVC) group. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. |
|     | -                                 |       | Reset to 000b.                                                                                                                                                                                                |
| 7   | Reserved                          | RsvdP | Not Support.                                                                                                                                                                                                  |
| 9:8 | Reference Clock                   | RO    | It indicates the reference clock for Virtual Channels that support time-based WRR Port<br>Arbitration. Defined encoding is 00b for 100 ns reference clock.                                                    |
|     |                                   |       | Reset to 00b.                                                                                                                                                                                                 |





| BIT   | FUNCTION                             | TYPE  | DESCRIPTION                                                                                                  |
|-------|--------------------------------------|-------|--------------------------------------------------------------------------------------------------------------|
| 11:10 | Port Arbitration<br>Table Entry Size | RO    | Read as 2'b10 to indicate the size of Port Arbitration table entry in the device is 4 bits.<br>Reset to 10b. |
| 31:12 | Reserved                             | RsvdP | Not Support.                                                                                                 |

#### 7.2.97 PORT VC CAPABILITY REGISTER 2 – OFFSET 148h

| BIT   | FUNCTION                       | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                     |
|-------|--------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | VC Arbitration<br>Capability   | RO    | It indicates the types of VC Arbitration supported by the device for the LPVC group. This field is valid when LPVC is greater than 0. The Switch supports Hardware fixed arbitration scheme, e.g., Round Robin and Weight Round Robin arbitration with 32 phases in LPVC.<br>Reset to 00h if offset 144h.bit[2:0]=0.<br>Reset to 03h if offset 144h.bit[2:0]=1. |
| 23:8  | Reserved                       | RsvdP | Not Support.                                                                                                                                                                                                                                                                                                                                                    |
| 31:24 | VC Arbitration Table<br>Offset | RO    | It indicates the location of the VC Arbitration Table as an offset from the base address of the Virtual Channel Capability register in the unit of DQWD (16 bytes).<br>Reset to 00h if offset 144h.bit[2:0]=0.<br>Reset to 03h if offset 144h.bit[2:0]=1.                                                                                                       |

#### 7.2.98 PORT VC CONTROL REGISTER - OFFSET 14Ch

| BIT  | FUNCTION                     | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                   |
|------|------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Load VC Arbitration<br>Table | RW    | When set, the programmed VC Arbitration Table is applied to the hardware.<br>This bit always returns 0b when read.<br>Reset to 0b.                                                                                                                                            |
| 3:1  | VC Arbitration<br>Select     | RW    | This field is used to configure the VC Arbitration by selecting one of the supported VC Arbitration schemes. The valid values for the schemes supported by Switch are 0b and 1b. Other value than these written into this register will be treated as default. Reset to 000b. |
| 15:4 | Reserved                     | RsvdP | Not Support.                                                                                                                                                                                                                                                                  |

### 7.2.99 PORT VC STATUS REGISTER - OFFSET 14Ch

| BIT   | FUNCTION                       | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                 |
|-------|--------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16    | VC Arbitration Table<br>Status | RO    | When set, it indicates that any entry of the VC Arbitration Table is written by software. This bit is cleared when hardware finishes loading values stored in the VC Arbitration Table after the bit of "Load VC Arbitration Table" is set.<br>Reset to 0b. |
| 31:17 | Reserved                       | RsvdP | Not Support.                                                                                                                                                                                                                                                |

# 7.2.100 VC RESOURCE CAPABILITY REGISTER (0) - OFFSET 150h

| BIT  | FUNCTION                       | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                             |
|------|--------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | Port Arbitration<br>Capability | RO    | It indicates the types of Port Arbitration supported by the VC resource. The Switch supports Hardware fixed arbitration scheme, e.g., Round Robin, Weight Round Robin (WRR) arbitration with 128 phases (3~4 enabled ports) and Time-based WRR with 128 phases (3~4 enabled ports). Note that the Time-based WRR is only valid in VC1.<br>Reset to 09h. |
| 13:8 | Reserved                       | RsvdP | Not Support.                                                                                                                                                                                                                                                                                                                                            |





| BIT   | FUNCTION                         | TYPE  | DESCRIPTION                                                                                                                                                                                                               |
|-------|----------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14    | Advanced Packet<br>Switching     | RO    | When set, it indicates the VC resource only supports transaction optimized for Advanced Packet Switching (AS).<br>Reset to 0b.                                                                                            |
| 15    | Reject Snoop<br>Transactions     | RO    | This bit is not applied to PCIe Switch.<br>Reset to 0b.                                                                                                                                                                   |
| 22:16 | Maximum Time<br>Slots            | RO    | It indicates the maximum numbers of time slots (minus one) are allocated for Isochronous traffic.<br>Reset to 7Fh.                                                                                                        |
| 23    | Reserved                         | RsvdP | Not Support.                                                                                                                                                                                                              |
| 31:24 | Port Arbitration<br>Table Offset | RO    | It indicates the location of the Port Arbitration Table (n) as an offset from the base address of the Virtual Channel Capability register in the unit of DQWD (16 bytes).<br>Reset to 04h for Port Arbitration Table (0). |

## 7.2.101 VC RESOURCE CONTROL REGISTER (0) – OFFSET 154h

| BIT   | FUNCTION                       | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                    |
|-------|--------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | TC/VC Map                      | RW    | This field indicates the TCs that are mapped to the VC resource. Bit locations within this field correspond to TC values. When the bits in this field are set, it means that the corresponding TCs are mapped to the VC resource. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to FFh. |
| 15:8  | Reserved                       | RsvdP | Not Support.                                                                                                                                                                                                                                                                                                                   |
| 16    | Load Port Arbitration<br>Table | RW    | When set, the programmed Port Arbitration Table is applied to the hardware.<br>This bit always returns 0b when read.<br>Reset to 0b                                                                                                                                                                                            |
| 19:17 | Port Arbitration<br>Select     | RW    | This field is used to configure the Port Arbitration by selecting one of the supported Port<br>Arbitration schemes. The permissible values for the schemes supported by Switch are 000b<br>and 011b at VC0, other value than these written into this register will be treated as default.<br>Reset to 000b.                    |
| 23:20 | Reserved                       | RsvdP | Not Support.                                                                                                                                                                                                                                                                                                                   |
| 26:24 | VC ID                          | RO    | This field assigns a VC ID to the VC resource.<br>Reset to 000b.                                                                                                                                                                                                                                                               |
| 30:27 | Reserved                       | RsvdP | Not Support.                                                                                                                                                                                                                                                                                                                   |
| 31    | VC Enable                      | RW    | 0b: disables this Virtual Channel<br>1b: enables this Virtual Channel<br>Reset to 1b.                                                                                                                                                                                                                                          |

### 7.2.102 VC RESOURCE STATUS REGISTER (0) - OFFSET 158h

| BIT   | FUNCTION                         | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                       |
|-------|----------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0  | Reserved                         | RsvdP | Not Support.                                                                                                                                                                                                                                                      |
| 16    | Port Arbitration<br>Table Status | RO    | When set, it indicates that any entry of the Port Arbitration Table is written by software. This bit is cleared when hardware finishes loading values stored in the Port Arbitration Table after the bit of "Load Port Arbitration Table" is set.<br>Reset to 0b. |
| 17    | VC Negotiation<br>Pending        | RO    | When set, it indicates that the VC resource is still in the process of negotiation. This bit is cleared after the VC negotiation is complete.<br>Reset to 0b.                                                                                                     |
| 31:18 | Reserved                         | RsvdP | Not Support.                                                                                                                                                                                                                                                      |



PERICOM<sup>®</sup>

#### 7.2.103 VC RESOURCE CAPABILITY REGISTER (1) – OFFSET 15Ch

| BIT   | FUNCTION                         | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|-------|----------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7:0   | Port Arbitration<br>Capability   | RO    | It indicates the types of Port Arbitration supported by the VC resource. The Switch supports<br>Hardware fixed arbitration scheme, e.g., Round Robin, Weight Round Robin (WRR)<br>arbitration with 128 phases (3~4 enabled ports) and Time-based WRR with 128 phases (3~4<br>enabled ports). Note that the Time-based WRR is only valid in VC1.<br>Reset to 00h if offset 144h.bit[2:0]=0.<br>Reset to 19h if offset 144h.bit[2:0]=1. |  |  |  |
| 13:8  | Reserved                         | RsvdP | Not Support.                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 14    | Advanced Packet<br>Switching     | RO    | When set, it indicates the VC resource only supports transaction optimized for Advanced Packet Switching (AS).<br>Reset to 0b.                                                                                                                                                                                                                                                                                                        |  |  |  |
| 15    | Reject Snoop<br>Transactions     | RO    | This bit is not applied to PCIe Switch.<br>Reset to 0b.                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 22:16 | Maximum Time<br>Slots            | RO    | It indicates the maximum numbers of time slots (minus one) are allocated for Isochronous traffic. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 00h if offset 144h.bit[2:0]=0.<br>Reset to 7Fh if offset 144h.bit[2:0]=1.                                                                                                                                                                   |  |  |  |
| 23    | Reserved                         | RsvdP | Not Support.                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 31:24 | Port Arbitration<br>Table Offset | RO    | Not Support.         It indicates the location of the Port Arbitration Table (n) as an offset from the base address of the Virtual Channel Capability register in the unit of DQWD (16 bytes).         Reset to 00h for Port Arbitration Table (1) if offset 144h.bit[2:0]=0.         Reset to 08h for Port Arbitration Table (1) if offset 144h.bit[2:0]=1.                                                                          |  |  |  |

# 7.2.104 VC RESOURCE CONTROL REGISTER (1) – OFFSET 160h

| BIT   | FUNCTION                       | TYPE                          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|-------|--------------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7:0   | TC/VC Map                      | RW<br>(Exception<br>for bit0) | This field indicates the TCs that are mapped to the VC resource. Bit locations within this field correspond to TC values. When the bits in this field are set, it means that the corresponding TCs are mapped to the VC resource. Bit 0 of this filed is read-only and must be set to "0" for the VC1. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 00h. |  |  |  |
| 15:8  | Reserved                       | RsvdP                         | Not Support.                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 16    | Load Port<br>Arbitration Table | RW                            | When set, the programmed Port Arbitration Table is applied to the hardware. This bit<br>always returns 0b when read.<br>Reset to 0b                                                                                                                                                                                                                                                                 |  |  |  |
| 19:17 | Port Arbitration<br>Select     | RW                            | This field is used to configure the Port Arbitration by selecting one of the supported Port<br>Arbitration schemes. The permissible values for the schemes supported by Switch are 000b,<br>011b and 100b at VC1, other value than these written into this register will be treated as<br>default.<br>Reset to 000b.                                                                                |  |  |  |
| 23:20 | Reserved                       | RO                            | Reset to 4'h0.                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 26:24 | VC ID                          | RW                            | This field assigns a VC ID to the VC resource.<br>Reset to 000h if offset 144h.bit[2:0]=0.<br>Reset to 001h if offset 144h.bit[2:0]=1.                                                                                                                                                                                                                                                              |  |  |  |
| 30:27 | Reserved                       | RsvdP                         | Not Support.                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 31    | VC Enable                      | RW                            | 0b: disables this Virtual Channel<br>1b: enables this Virtual Channel<br>Reset to 0b.                                                                                                                                                                                                                                                                                                               |  |  |  |





#### 7.2.105 VC RESOURCE STATUS REGISTER (1) – OFFSET 164h

| BIT   | FUNCTION                         | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                       |
|-------|----------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0  | Reserved                         | RsvdP | Not Support.                                                                                                                                                                                                                                                      |
| 16    | Port Arbitration<br>Table Status | RO    | When set, it indicates that any entry of the Port Arbitration Table is written by software. This bit is cleared when hardware finishes loading values stored in the Port Arbitration Table after the bit of "Load Port Arbitration Table" is set.<br>Reset to 0b. |
| 17    | VC Negotiation<br>Pending        | RO    | When set, it indicates that the VC resource is still in the process of negotiation. This bit is cleared after the VC negotiation is complete.<br>Reset to 0b.                                                                                                     |
| 31:18 | Reserved                         | RsvdP | Not Support.                                                                                                                                                                                                                                                      |

### 7.2.106 VC ARBITRATION TABLE REGISTER - OFFSET 170h

The VC arbitration table is a read-write register array that contains a table for VC arbitration. Each table entry allocates four bits, of which three bits are used to represent VC ID and one bit is reserved. A total of 32 entries are used to construct the VC arbitration table. The layout for this register array is shown below.

Table 7-1 Register Array Layout for VC Arbitration

| 31 - 28 | 27 - 24 | 23 - 20 | 19 - 16 | 15 - 12 | 11 - 8 | 7 - 4 | 3 - 0 | Byte Location |
|---------|---------|---------|---------|---------|--------|-------|-------|---------------|
| Phase   | Phase   | Phase   | Phase   | Phase   | Phase  | Phase | Phase | 00h           |
| [7]     | [6]     | [5]     | [4]     | [3]     | [2]    | [1]   | [0]   | 0011          |
| Phase   | Phase   | Phase   | Phase   | Phase   | Phase  | Phase | Phase | 04h           |
| [15]    | [14]    | [13]    | [12]    | [11]    | [10]   | [9]   | [8]   | 0411          |
| Phase   | Phase   | Phase   | Phase   | Phase   | Phase  | Phase | Phase | 08h           |
| [23]    | [22]    | [21]    | [20]    | [19]    | [18]   | [17]  | [16]  | 0811          |
| Phase   | Phase   | Phase   | Phase   | Phase   | Phase  | Phase | Phase | 0Ch           |
| [31]    | [30]    | [29]    | [28]    | [27]    | [26]   | [25]  | [24]  | 0CH           |

### 7.2.107 PORT ARBITRATION TABLE REGISTER (0) and (1) – OFFSET 180h and 1C0h

The Port arbitration table is a read-write register array that contains a table for Port arbitration. Each table entry allocates two bits to represent Port Number. The table entry size is dependent on the number of enabled ports (refer to bit 10 and 11 of Port VC capability register 1). The arbitration table contains 128 entries if three or four ports are to be enabled. The following table shows the register array layout for the size of entry equal to two.

Table 7-2 Table Entry Size in 4 Bits

| 63 - 56   | 55 - 48   | 47 - 40   | 39 - 32   | 31 - 24   | 23 - 16   | 15 - 8  | 7 - 0   | Byte Location |
|-----------|-----------|-----------|-----------|-----------|-----------|---------|---------|---------------|
| Phase     | Phase     | Phase     | Phase     | Phase     | Phase     | Phase   | Phase   | 00h           |
| [15:14]   | [13:12]   | [11:10]   | [9:8]     | [7:6]     | [5:4]     | [3:2]   | [1:0]   | 0011          |
| Phase     | Phase     | Phase     | Phase     | Phase     | Phase     | Phase   | Phase   | 08h           |
| [31:30]   | [29:28]   | [27:26]   | [25:24]   | [23:22]   | [21:20]   | [19:18] | [17:16] | 0011          |
| Phase     | Phase     | Phase     | Phase     | Phase     | Phase     | Phase   | Phase   | 10h           |
| [47:46]   | [45:44]   | [43:42]   | [41:40]   | [39:38]   | [37:36]   | [35:34] | [33:32] | 1011          |
| Phase     | Phase     | Phase     | Phase     | Phase     | Phase     | Phase   | Phase   | 18h           |
| [63:62]   | [61:60]   | [59:58]   | [57:56]   | [55:54]   | [53:52]   | [51:50] | [49:48] | 1011          |
| Phase     | Phase     | Phase     | Phase     | Phase     | Phase     | Phase   | Phase   | 20h           |
| [79:78]   | [77:76]   | [75:74]   | [73:72]   | [71:70]   | [69:68]   | [67:66] | [65:64] | 2011          |
| Phase     | Phase     | Phase     | Phase     | Phase     | Phase     | Phase   | Phase   | 28h           |
| [95:94]   | [93:92]   | [91:90]   | [89:88]   | [87:86]   | [85:84]   | [83:82] | [81:80] | 2011          |
| Phase     | Phase     | Phase     | Phase     | Phase     | Phase     | Phase   | Phase   | 30h           |
| [111:110] | [109:108] | [107:106] | [105:104] | [103:102] | [101:100] | [99:98] | [97:96] | 501           |
| Phase     | Phase     | Phase     | Phase     | Phase     | Phase     | Phase   | Phase   | 38h           |





| 63 - 56   | 55 - 48   | 47 - 40   | 39 - 32   | 31 - 24   | 23 - 16   | 15 - 8    | 7 - 0     | Byte Location |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|---------------|
| [127:126] | [125:124] | [123:122] | [121:120] | [119:118] | [117:116] | [115:114] | [113:112] |               |

#### 7.2.108 PCI EXPRESS POWER BUDGETING CAPABILITY REGISTER – OFFSET 20Ch

| BIT   | FUNCTION           | TYPE | DESCRIPTION                                                                                  |
|-------|--------------------|------|----------------------------------------------------------------------------------------------|
| 15:0  | Extended           | RO   | Read as 0004h to indicate that these are PCI express extended capability registers for power |
| 15.0  | Capabilities ID    | KÜ   | budgeting.                                                                                   |
| 19:16 | Capability Version | RO   | Read as 1h. Indicates PCI-SIG defined PCI Express capability structure version number.       |
|       |                    |      | Pointer points to the PCI Express Extended ACS capability register /LTR capability register. |
| 31:20 | Next Capability    | RO   |                                                                                              |
| 51.20 | Offset             | KÜ   | Reset to 230h (Upstream Port).                                                               |
|       |                    |      | Reset to 220h (Downstream Ports).                                                            |

#### 7.2.109 DATA SELECT REGISTER - OFFSET 210h

| BIT  | FUNCTION       | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                       |
|------|----------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | Data Selection | RW    | It indexes the power budgeting data reported through the data register.<br>When 00h, it selects D0 Max power budget<br>When 01h, it selects D0 Sustained power budget<br>Other values would return zero power budgets, which means not supported<br>Reset to 00h. |
| 31:8 | Reserved       | RsvdP | Not Support.                                                                                                                                                                                                                                                      |

### 7.2.110 POWER BUDGETING DATA REGISTER - OFFSET 214h

| BIT   | FUNCTION     | TYPE  | DESCRIPTION                                                                                                                                                                                                                |
|-------|--------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | Base Power   | RO    | It specifies the base power value in watts. This value represents the required power budget in the given operation condition. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 04h. |
| 9:8   | Data Scale   | RO    | It specifies the scale to apply to the base power value. The default value may be changed by SMBUS, I2C or auto-loading from EEPROM.<br>Reset to 00b.                                                                      |
| 12:10 | PM Sub State | RO    | It specifies the power management sub state of the given operation condition.<br>It is initialized to the default sub state.<br>Reset to 000b.                                                                             |
| 14:13 | PM State     | RO    | It specifies the power management state of the given operation condition.<br>It defaults to the D0 power state. The default value may be changed by SMBUS, I2C or auto-<br>loading from EEPROM.<br>Reset to 00b.           |
| 17:15 | Туре         | RO    | It specifies the type of the given operation condition.<br>It defaults to the Maximum power state.<br>Reset to 111b.                                                                                                       |
| 20:18 | Power Rail   | RO    | It specifies the power rail of the given operation condition.<br>Reset to 010b.                                                                                                                                            |
| 31:21 | Reserved     | RsvdP | Not Support.                                                                                                                                                                                                               |





### 7.2.111 POWER BUDGET CAPABILITY REGISTER – OFFSET 218h

| BIT  | FUNCTION         | TYPE  | DESCRIPTION                                                                                                                                                                                               |
|------|------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | System Allocated | RO    | When set, it indicates that the power budget for the device is included within the system<br>power budget. The default value may be changed by SMBUS, 12C or auto-loading from<br>EEPROM.<br>Reset to 0b. |
| 31:1 | Reserved         | RsvdP | Not Support.                                                                                                                                                                                              |

### 7.2.112 ACS EXTENDED CAPABILITY HEADER – OFFSET 220h (Downstream Port Only)

| BIT   | FUNCTION                                 | TYPE | DESCRIPTION                                                                                                      |
|-------|------------------------------------------|------|------------------------------------------------------------------------------------------------------------------|
| 15:0  | PCI Express<br>Extended Capability<br>ID | RO   | Read as 000Dh to indicate PCI Express Extended Capability ID for ACS Extended Capability.                        |
| 19:16 | Capability Version                       | RO   | Must be 1h for this version.                                                                                     |
| 31:20 | Next Capability ID                       | RO   | Pointer points to the PCI Express Extended L1PM Substates Extended Capability Header register.<br>Reset to 240h. |

### 7.2.113 ACS CAPABILITY REGISTER – OFFSET 224h (Downstream Port Only)

| BIT  | FUNCTION                           | TYPE  | DESCRIPTION                                                                                                        |
|------|------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------|
| 0    | ACS Source<br>Validation           | RO    | Indicated the implements of ACS Source Validation.<br>Reset to 1b.                                                 |
| 1    | ACS Translation<br>Blocking        | RO    | Indicated the implements of ACS Translation Blocking.<br>Reset to 1b.                                              |
| 2    | ACS P2P Request<br>Redirect        | RO    | Indicated the implements of ACS P2P Request Redirect.<br>Reset to 1b.                                              |
| 3    | ACS P2P<br>Completion Redirect     | RO    | Indicated the implements of ACS P2P Completion Redirect.<br>Reset to 1b.                                           |
| 4    | ACS Upstream<br>Forwarding         | RO    | Indicated the implements of ACS Upstream Forwarding.<br>Reset to 1b.                                               |
| 5    | ACS P2P Egress control             | RO    | Indicated the implements of ACS P2P Egress control.<br>Reset to 1b.                                                |
| 6    | ACS Direct<br>Translated P2P       | RO    | Indicated the implements of ACS Direct Translated P2P.<br>Reset to 1b.                                             |
| 7    | Reserved                           | RsvdP | Not Support.                                                                                                       |
| 15:8 | Egress Control<br>Vector Size      | RO    | Encodings 01h – FFh directly indicate the number of applicable bits in the Egress Control Vector.<br>Reset to 08h. |
| 16   | ACS Source<br>Validation Enable    | RW    | Enable the source validation.<br>Reset to 0b.                                                                      |
| 17   | ACS Translation<br>Blocking Enable | RW    | Enable ACS Translation Blocking.<br>Reset to 0b.                                                                   |
| 18   | ACS P2P Request<br>Redirect        | RW    | Enable ACS P2P Request Redirect.<br>Reset to 0b.                                                                   |





| BIT   | FUNCTION            | TYPE  | DESCRIPTION                         |
|-------|---------------------|-------|-------------------------------------|
|       | ACS P2P             |       | Enable ACS P2P Completion Redirect. |
| 19    | Completion Redirect | RW    |                                     |
|       | Enable              |       | Reset to 0b.                        |
|       | ACS Upstream        |       | Enable ACS Upstream Forwarding.     |
| 20    | Forwarding Enable   | RW    |                                     |
|       | For warding Enable  |       | Reset to 0b.                        |
|       | ACS P2P Egress      |       | Enable ACS P2P Egress control.      |
| 21    | control Enable      | RW    |                                     |
|       | control Endole      |       | Reset to 0b.                        |
|       | ACS Direct          |       | Enable ACS Direct Translated P2P.   |
| 22    | Translated P2P      | RW    |                                     |
|       | Enable              |       | Reset to 0b.                        |
| 31:23 | Reserved            | RsvdP | Not Support.                        |

#### 7.2.114 EGRESS CONTROL VECTOR – OFFSET 228h (Downstream Port Only)

| BIT  | FUNCTION                 | TYPE  | DESCRIPTION                                                                                                              |
|------|--------------------------|-------|--------------------------------------------------------------------------------------------------------------------------|
| 7:0  | Egress Control<br>Vector | RW    | When a given bit is set, peer-to-peer requests targeting the associated Port are blocked or redirected.<br>Reset to 00h. |
| 31:8 | Reserved                 | RsvdP | Not Support.                                                                                                             |

# 7.2.115 LTR EXTENDED CAPABILITY HEADER – OFFSET 230h (Upstream Port Only)

| BIT   | FUNCTION                                 | TYPE | DESCRIPTION                                                                                                     |
|-------|------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------|
| 15:0  | PCI Express<br>Extended Capability<br>ID | RO   | Read as 0018h to indicate PCI Express Extended Capability ID for LTR Extended Capability.                       |
| 19:16 | Capability Version                       | RO   | Must be 1h for this version.                                                                                    |
| 31:20 | Next Capability ID                       | RO   | Pointer points to the PCI Express Extended L1PM Substates Extended Capability Header register.<br>Reset to 240h |

### 7.2.116 MAX SNOOP LATENCY REGISTER – OFFSET 234h (Upstream Port Only)

| BIT   | FUNCTION                   | TYPE  | DESCRIPTION                                                                                                           |
|-------|----------------------------|-------|-----------------------------------------------------------------------------------------------------------------------|
| 9:0   | Max Snoop Latency<br>Value | RW    | .Specifies the maximum snoop latency that a device is permitted to request<br>Reset to 000h.                          |
| 12:10 | Max Snoop Latency<br>Scale | RW    | This register provides a scale for the value contained within the Maximum Snoop Latency Value field<br>Reset to 000b. |
| 15:13 | Reserved                   | RsvdP | Not Support.                                                                                                          |

### 7.2.117 MAX NO-SNOOP LATENCY REGISTER – OFFSET 234h (Upstream Port Only)

| BIT   | FUNCTION                      | TYPE | DESCRIPTION                                                                                     |
|-------|-------------------------------|------|-------------------------------------------------------------------------------------------------|
| 25:16 | Max No-Snoop<br>Latency Value | RW   | .Specifies the maximum no-snoop latency that a device is permitted to request<br>Reset to 000h. |





| BIT   | FUNCTION                      | TYPE  | DESCRIPTION                                                                                                                 |
|-------|-------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------|
| 28:26 | Max No-Snoop<br>Latency Scale | RW    | This register provides a scale for the value contained within the Maximum No-Snoop<br>Latency Value field<br>Reset to 000b. |
| 31:29 | Reserved                      | RsvdP | Not Support.                                                                                                                |

#### 7.2.118 LI PM SUBSTATES EXTENDED CAPABILITY HEADER – OFFSET 240h

| BIT   | FUNCTION                                 | TYPE | DESCRIPTION                                                                                           |
|-------|------------------------------------------|------|-------------------------------------------------------------------------------------------------------|
| 15:0  | PCI Express<br>Extended Capability<br>ID | RO   | Read as 001Eh to indicate PCI Express Extended Capability ID for L1 PM Substates Extended Capability. |
| 19:16 | Capability Version                       | RO   | Must be 1h for this version.                                                                          |
| 31:20 | Next Capability ID                       | RO   | Read as 000h. No other ECP registers.                                                                 |

### 7.2.119 L1 PM SUBSTATES CAPABILITY REGISTER - OFFSET 244h

| BIT  | FUNCTION                     | TYPE  | DESCRIPTION                                                                                                                                                                                      |
|------|------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Reserved                     | RsvdP | Not Support.                                                                                                                                                                                     |
| 1    | PCI-PM L1.1<br>Supported     | RO    | When set this bit indicates that PCI-PM L1.1 is supported and must be set by all ports implementing L1 OM Substates. The default value may be changed by SMBus, I2C or auto-loading from EEPROM. |
|      |                              |       | Reset to 1b.                                                                                                                                                                                     |
| 2    | Reserved                     | RsvdP | Not Support.                                                                                                                                                                                     |
| 3    | ASPM L1.1<br>Supported       | RO    | When set this bit indicates that ASPM L1.1 is supported. The default value may be changed by SMBus, I2C or auto-loading from EEPROM.                                                             |
|      |                              |       | Reset to 0b.                                                                                                                                                                                     |
| 4    | L1 PM Substates<br>Supported | RO    | When set this bit indicates that this port supports L1 PM Substates. The default value may be changed by SMBus, I2C or auto-loading from EEPROM.                                                 |
|      |                              |       | Reset to 1b.                                                                                                                                                                                     |
| 31:5 | Reserved                     | RsvdP | Not Support.                                                                                                                                                                                     |

#### 7.2.120 L1 PM SUBSTATES CONTROL 1 REGISTER – OFFSET 248h

| BIT  | FUNCTION           | TYPE  | DESCRIPTION                                                                                           |
|------|--------------------|-------|-------------------------------------------------------------------------------------------------------|
| 0    | Reserved           | RsvdP | Not Support.                                                                                          |
| 1    | PCI-PM L1.1 Enable | RW    | When set this bit enables PCI-PM L1.1. Required for both upstream and downstream ports.               |
| 2    | Reserved           | RsvdP | Reset to 0b.<br>Not Support.                                                                          |
| 3    | ASPM L1.1 Enable   | RW    | When set this bit enables ASPM L1.1. Required for both upstream and downstream ports.<br>Reset to 0b. |
| 31:4 | Reserved           | RsvdP | Not Support.                                                                                          |

### 7.2.121 L1 PM SUBSTATES CONTROL 2 REGISTER - OFFSET 24Ch

| BIT  | FUNCTION | TYPE | DESCRIPTION          |
|------|----------|------|----------------------|
| 31:0 | Reserved | RO   | Reset to 0000_0000h. |





#### 7.2.122 LTSSM\_CSR REGISTER – OFFSET 33Ch

| BIT  | FUNCTION  | TYPE  | DESCRIPTION                                                                 |
|------|-----------|-------|-----------------------------------------------------------------------------|
|      |           |       | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. |
| 7:0  | LTSSM_CSR | RO    |                                                                             |
|      |           |       | Reset to 00h.                                                               |
| 31:8 | Reserved  | RsvdP | Not Support.                                                                |

#### 7.2.123 HOTPLUG\_CSR REGISTER – OFFSET 340h

| BIT  | FUNCTION    | TYPE | DESCRIPTION                                                                 |
|------|-------------|------|-----------------------------------------------------------------------------|
| 15:0 | Hotplug_CSR | RO   | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. |
|      | 1 0_        |      | Reset to 0000h.                                                             |

#### 7.2.124 MAC\_CSR1 REGISTER - OFFSET 340h

| BIT   | FUNCTION | TYPE | DESCRIPTION                                                                 |
|-------|----------|------|-----------------------------------------------------------------------------|
| 31:16 | MAC CSR1 | RO   | The default value may be changed by SMBUS, I2C or auto-loading from EEPROM. |
|       | -        |      | Reset to 0004h.                                                             |

#### 7.2.125 SMBUS CONTROL REGISTER – OFFSET 344h (Upstream Port Only)

| BIT   | FUNCTION                     | TYPE        | DESCRIPTION                                                                                                          |
|-------|------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------|
| 0     | SMBus Enable                 | RW          | 0b: disable SMBUS, enable I2C<br>1b: enable SMBUS<br>Reset to 1b.                                                    |
| 7:1   | SMBUS Address                | HwInt<br>RW | Set SMBUS Address.<br>Bit [7:4] reset to 1101b.<br>Bit [3:1] are decided by the status of strapped pins (GPIO[7:5]). |
| 8     | Reserved                     | RsvdP       | Not Support.                                                                                                         |
| 9     | PEC Check Disable            | RW          | 0b: enable PEC check<br>1b: disable PEC check<br>Reset to 1b.                                                        |
| 28:10 | Reserved                     | RsvdP       | Not Support.                                                                                                         |
| 29    | PEC Check Fail               | RW1C        | 0b: PEC check successfully<br>1b: PEC check failed<br>Reset to 0b.                                                   |
| 30    | Unsupported<br>SMBUS Command | RW1C        | 0b: supported command.<br>1b: unsupported command.<br>Reset to 0b.                                                   |
| 31    | Reserved                     | RsvdP       | Not Support.                                                                                                         |

#### 7.2.126 CPLD FLOW CONTRL ENABLE REGISTER- OFFSET 350h (Upstream Port Only)

| BIT | FUNCTION                           | TYPE  | DESCRIPTION                                     |
|-----|------------------------------------|-------|-------------------------------------------------|
| 0   | Reserved                           | RsvdP | Not Support.                                    |
| 1   | Port 1 CPLD Flow<br>Control Enable | RW    | Enable port 1 CPLD flow control<br>Reset to 0b. |





| BIT  | FUNCTION                           | TYPE  | DESCRIPTION                                     |
|------|------------------------------------|-------|-------------------------------------------------|
| 2    | Port 2 CPLD Flow<br>Control Enable | RW    | Enable port 2 CPLD flow control<br>Reset to 0b. |
| 3    | Port 3 CPLD Flow<br>Control Enable | RW    | Enable port 3 CPLD flow control<br>Reset to 0b. |
| 4    | Port 4 CPLD Flow<br>Control Enable | RW    | Enable port 4 CPLD flow control<br>Reset to 0b. |
| 5    | Port 5 CPLD Flow<br>Control Enable | RW    | Enable port 5 CPLD flow control<br>Reset to 0b. |
| 31:6 | Reserved                           | RsvdP | Not Support.                                    |

# 7.2.127 CPLD FLOW CONTROL THRESHOLD RGISTER – OFFSET 354h (Upstream Port Only)

| BIT   | FUNCTION                          | TYPE | DESCRIPTION                              |
|-------|-----------------------------------|------|------------------------------------------|
| 15:0  | X1 CPLD Flow<br>Control Threshold | RW   | Threshold for x1 link<br>Reset to 0080h. |
| 31:16 | X2 CPLD Flow<br>Control Threshold | RW   | Threshold for x2 link<br>Reset to 0200h. |

# 7.2.128 CPLD FLOW CONTROL THRESHOLD RGISTER – OFFSET 358h (Upstream Port Only)

| BIT   | FUNCTION                          | TYPE  | DESCRIPTION                              |
|-------|-----------------------------------|-------|------------------------------------------|
| 15:0  | X4 CPLD Flow<br>Control Threshold | RW    | Threshold for x4 link<br>Reset to 0800h. |
| 31:16 | Reserved                          | RsvdP | Not Support.                             |

#### 7.2.129 POWER DAVING DISABLE RGISTER - OFFSET 360h

| BIT  | FUNCTION                | TYPE  | DESCRIPTION                                                                                                       |
|------|-------------------------|-------|-------------------------------------------------------------------------------------------------------------------|
| 0    | Power Saving<br>Disable | RW    | Disable power saving. The default value may be changed by SMBus, I2C or audo-loading from EEPROM.<br>Reset to 0b. |
| 31:1 | Reserved                | RsvdP | Not Support.                                                                                                      |

### 7.2.130 LED DISPLAY CSR 364h (Upstream Port Only)

| BIT  | FUNCTION         | TYPE  | DESCRIPTION       |
|------|------------------|-------|-------------------|
| 4:0  | LED Display Mode | RW    | Reset to 0_0000b. |
| 4.0  | Select           | K W   |                   |
| 5    | LED Enable       | RW    | Reset to 0b.      |
| 6    | LED Mode         | RW    | Reset to 0b.      |
| 31:7 | Reserved         | RsvdP | Not Support.      |





# 8 CLOCK SCHEME

The built-in integrated reference clock buffer of the PI7C9X2G612GP supports seven reference clock outputs. It can be enabled and disabled by strapping the CLKBUF\_PD pin.

When CLKBUF\_PD pin is asserted low, the integrated reference clock buffer is enabled. The integrated reference clock buffer distributes a single 100MHz reference clock input to seven reference clock output pairs, REFCLKOP[7:1] and REFCLKON[7:1]. Three of the integrated reference clock buffer output pairs of the Switch can be connected to the Switch through REFCLKP/N[2:0] pins, and the other four integrated reference clock buffer outputs can be used by downstream devices.

Specified reference clock output pairs can be disabled through the Clock Buffer Control bits in the Operation Mode Register (offset 98h.bit[23:16]) via either I2C, SMBUS or EEPROM.

The integrated reference clock buffer requires an external 100MHz differential clock input pair through REFCLKIP and REFCLKIN pins as show in Table 8-1.

| Symbol                                            | Parameters                       | Min. | Тур. | Max.                        | Unit | Note |
|---------------------------------------------------|----------------------------------|------|------|-----------------------------|------|------|
| F <sub>IN</sub>                                   | Reference Clock Frequency        |      | 100  |                             | MHz  |      |
| T <sub>rise</sub> / T <sub>fall</sub>             | Rise and Fall Time in 20-80%     | 175  |      | 700                         | ps   | 2    |
| $\Delta T_{\text{rise}} / \Delta T_{\text{fall}}$ | Rise and Fall Time Variation     |      |      | 125                         | ps   | 2    |
| T <sub>pd</sub>                                   | Propagation Delay                | 2.5  |      | 6.5                         | ns   |      |
| V <sub>HIGH</sub>                                 | Voltage High including overshoot | 660  |      | 1150                        | mV   | 2    |
| V <sub>LOW</sub>                                  | Voltage Low including undershoot | -300 |      | V <sub>HIGH</sub> -<br>0.5V | mV   | 2    |
| V <sub>cross</sub>                                | Absolute crossing point voltage  | 250  |      | 550                         | mV   | 2    |
| V <sub>swing</sub>                                | Voltage including overshoot      | 550  |      | 1800                        | mV   | 2, 4 |
| T <sub>DC</sub>                                   | Duty Cycle                       | 45   |      | 55                          | %    | 3    |

#### Table 8-1 AC Switching and DC Electrical Characteristics for REFCLKIP/N and REFCLKOP/N[7:1]

Note:

1 Test configuration is Rs=33.2 $\Omega$ , Rp=49.9 $\Omega$ , and 2pF.

2 Measurement taken from Single Ended waveform.

3 Measurement taken from Differential waveform.

4 If the reference clock input is HCSL type, it should use DC coupling; if not in HCSL protocol (ex: LVPECL, LVDS, etc.), it should be AC coupling, and refer to application note to add application circuit to rebuild dc bias. If rebuild dc bias for the best 400mV, there is no limit on the V<sub>swing</sub>. However, there have two exceptions can be accepted:

a. If input is LVPECL, use ac-coupling and no rebuild dc bias, the min Vswing is 550mV (single ended).

b. If input is LVDS with 100 ohm cross at the inputs and use dc-coupling, the min Vswing is 250mV (single ended).

When CLKBUF\_PD pin is asserted high, the clock buffer is disabled. PI7C9X2G612GP requires an external 100MHz different clock input pair through REFCLKP/N Pins as shown in Table 8-2.

Table 8-2 AC Switching and DC Electrical Characteristics for REFCLKP/N[2:0]

| Symbol                                            | Parameters                                                                | Min. | Typ. | Max. | Unit   | Note |
|---------------------------------------------------|---------------------------------------------------------------------------|------|------|------|--------|------|
| FIN                                               | Reference Clock Frequency                                                 |      | 100  |      | MHz    | 1, 2 |
| Aj                                                | Accuracy                                                                  | -300 |      | +300 | ppm    | 3    |
| T <sub>REFCLK-HF-RMS</sub>                        | > 1.5 MHz to Nyquist RMS<br>jitter after applying PCIe filter<br>function |      |      | 3.1  | ps RMS | 3    |
| T <sub>REFCLK-LF-RMS</sub>                        | 10 kHz - 1.5 MHz RMS jitter                                               |      |      | 3.0  | ps RMS | 3    |
| SSC freq                                          | Spread Spectrum Clock<br>frequency                                        | 30   |      | 33   | kHz    | 3    |
| T <sub>rise</sub> / T <sub>fall</sub>             | Rise and Fall Time in 20-80%                                              | 175  |      | 700  | ps     | 2    |
| $\Delta T_{\text{rise}} / \Delta T_{\text{fall}}$ | Rise and Fall Time Variation                                              |      |      | 125  | ps     | 2    |





| Symbol             | Parameters                       | Min. | Тур. | Max. | Unit | Note |
|--------------------|----------------------------------|------|------|------|------|------|
| T <sub>pd</sub>    | Propagation Delay                | 2.5  |      | 6.5  | ns   |      |
| V <sub>HIGH</sub>  | Voltage High including overshoot | 0.8  |      |      | V    | 2    |
| V <sub>LOW</sub>   | Voltage Low including undershoot |      |      | 800  | mV   | 2    |
| V <sub>swing</sub> | Voltage including overshoot      | 300  |      |      | mV   | 2    |
| T <sub>DC</sub>    | Duty Cycle                       | 45   |      | 55   | %    | 3    |

Note:

1. Does not include ±300ppm. Only certain clock frequencies will produce valid PCI Express data.

2.Measurement taken from Single-end waveform.
3.Measurement taken from Differential waveform.
4.As PCIe PHY accept CML type reference clock source and will rebuild command mode voltage by itself, it needs add ac-coupling.



A Product Line of Diodes Incorporated



# 9 POWER MANAGEMENT

The PI7C9X2G612GP supports D0, D1, D2, D3-hot, and D3-cold Power States. The PCI Express Physical Link Layer of the PI7C9X2G612GP device supports the PCI Express Link Power Management with L0, L0s, L1, L2/L3 ready and L3 Power States. PI7C9X2G612GP also supports ASPM (Active State Power Management) to facilitate the link power saving.

The highest power-saving link power state is L2/L3. In this state, the main power and auxiliary power (if existing) are off. It typically implies the entire system is shut down when all links enter into L2/L3. In this packet switch, the link of each downstream port is allowed to stay in L2/L3 individually and only turning off the main/auxiliary power applied to the device connected to the specific link. This particular power-saving mechanism is due to the packet switch's capability to issue a "device-specific PME turn-off message" for the chosen device. Once the device receives PME turn-off message, it responds to PME turn-off ACK message and initiates the process of entering the link in L2/L3 state. The system software then directs packet switch to control power module for terminating power delivery to the device. To recover from L2/L3 state, the system software notifies packet switch to enable the power and then issues a dedicated reset for that device. The PI7C9X2G612GP defines a configuration register located at offset 9Ch for controlling and monitoring the device to enter into or leave from device-specific L2/L3 state. This register is defined only in the downstream ports of the packet switch.

In addition to device or link level of power management, the PI7C9X2G612GP also supports platform-wide power saving by implementing Latency Tolerance Reporting (LTR) and Optimized Buffer Flush/Fill (OBFF) mechanisms to synchronize both Root Complex and Device entering or leaving power down state in almost the same time window. This can prevent unconditionally waking up the Root Complex or device to make power saving much efficient.





# **10 POWER SEQUENCE**

As long as PERST# is active, all PCI Express functions are held in reset. The main supplies ramp up to their specified levels (3.3V). Sometime during this stabilization time, the REFCLK starts and stabilizes. After there has been time (100 ms) for the power and clock to become stable, PERST# is deasserted high and the PCI Express functions can start up.

It is recommended to power up the I/O voltage (3.3V) first and then the core voltage (1.0V) or power up I/O voltage and core voltage simultaneously.



Figure 10-1 Initial Power-Up Sequence

Power-down sequence is the reverse of power-up sequence.



A Product Line of Diodes Incorporated



# **11 ELECTRICAL AND TIMING SPECIFICATIONS**

#### 11.1 ABSOLUTE MAXIMUM RATINGS

#### **Table 11-1 Absolute Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

| Item                                                                            | Absolute Max. Rating |
|---------------------------------------------------------------------------------|----------------------|
| Storage Temperature                                                             | -65°C to 150°C       |
| Junction Temperature, Tj                                                        | 125 °C               |
| Digital core and analog supply voltage to ground potential (VDDC and AVDD)      | -0.3v to 1.2v        |
| Digital I/O and analog high supply voltage to ground potential (VDDR and AVDDH) | -0.3v to 3.8v        |
| Reference Clock supply voltage to ground potential (CVDDR)                      | -0.3v to 3.8v        |
| DC input voltage for Digital I/O signals                                        | -0.3v to 3.8v        |
| ESD Rating                                                                      |                      |
| Human Body Model (JEDEC Class 2)                                                | 2kv                  |
| Charge Device Model (JEDEC Class 3)                                             | 500v                 |

Note:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

#### **11.2 DC SPECIFICATIONS**

| Symbol                            | Description                           | Min. | Typ. | Max. | Unit  |
|-----------------------------------|---------------------------------------|------|------|------|-------|
| VDDC                              | Digital Core Power                    | 0.95 | 1.0  | 1.1  |       |
| VDDR                              | Digital I/O Power                     | 3.0  | 3.3  | 3.6  |       |
| CVDDR                             | Reference Clock Power                 | 3.0  | 3.3  | 3.6  |       |
| AVDD                              | PCI Express Analog Power              | 0.95 | 1.0  | 1.1  |       |
| AVDDH                             | PCI Express Analog High Voltage Power | 3.0  | 3.3  | 3.6  | v     |
| V <sub>IH</sub>                   | Input High Voltage                    | 2.0  |      | 5.5  |       |
| V <sub>IL</sub>                   | Input Low Voltage                     | -0.3 |      | 0.8  |       |
| V <sub>OH</sub>                   | Output High Voltage                   | 2.4  | -    | -    |       |
| V <sub>OL</sub>                   | Output Low Voltage                    | -    | -    | 0.4  |       |
| R <sub>PU</sub>                   | Pull-up Resistor                      | 63K  | 92K  | 142K | Ω     |
| R <sub>PD</sub>                   | Pull-down Resistor                    | 57K  | 91K  | 159K | 22    |
| RST# <sub>Slew</sub> <sup>1</sup> | PERST_L Slew Rate                     | 50   |      |      | mV/ns |

#### **Table 11-2 DC Electrical Characteristics**

Note:

1.The min. value for PERST\_L Slew Rate is 50 mV/ns, which translates to the requirement that the time for PERST\_L from 0V to 3.3V should be less than 66 ns.

#### 11.3 AC SPECIFICATIONS

#### Table 11-3 PCI Express Interface - Differential Transmitter (TX) Output (5.0 Gbps) Characteristics

| Parameter                             | Symbol                         | Min    | Тур   | Max    | Unit |
|---------------------------------------|--------------------------------|--------|-------|--------|------|
| Unit Interval                         | UI                             | 199.94 | 200.0 | 200.06 | ps   |
| Differential p-p TX voltage swing     | V <sub>TX-DIFF-P-P</sub>       | 800    |       |        | mV   |
|                                       |                                | 800    | -     | -      | ppd  |
| Low power differential p-p TX voltage | V <sub>TX-DIFF-P-P-LOW</sub>   | 400    | _     | _      | mV   |
| swing                                 |                                | 400    | _     |        | ppd  |
| TX de-emphasis level ratio            | V <sub>TX-DE-RATIO-3.5dB</sub> | -3.0   | -     | -4.0   | dB   |
| TX de-emphasis level ratio            | V <sub>TX-DE-RATIO-6dB</sub>   | -5.5   |       | -6.5   | dB   |





| Parameter                                                                 | Symbol                                      | Min  | Тур | Max              | Unit      |
|---------------------------------------------------------------------------|---------------------------------------------|------|-----|------------------|-----------|
| Transmitter Eye including all jitter sources                              | T <sub>TX-EYE</sub>                         | 0.75 | -   | -                | UI        |
| TX deterministic jitter > 1.5 MHz                                         | T <sub>TX-HF-DJ-DD</sub>                    | -    | -   | 0.15             | UI        |
| TX RMS jitter < 1.5 MHz                                                   | T <sub>TX-LF-RMS</sub>                      | -    | -   | 3.0              | Ps<br>RMS |
| Transmitter rise and fall time                                            | T <sub>TX-RISE-FALL</sub>                   | 0.15 | -   | -                | UI        |
| TX rise/fall mismatch                                                     | T <sub>RF-MISMATCH</sub>                    | -    | -   | 0.1              | UI        |
| Maximum TX PLL Bandwidth                                                  | BW <sub>TX-PLL</sub>                        | -    | -   | 16               | MHz       |
| Minimum TX PLL BW for 3dB peaking                                         | BW <sub>TX-PLL-LO-3DB</sub>                 | 8    | -   | -                | MHz       |
| TX PLL peaking with 8 MHz min BW                                          | PKG <sub>TX-PLL1</sub>                      | -    | -   | 3.0              | dB        |
| DC Differential TX Impedance                                              | Z <sub>TX-DIFF-DC</sub>                     | 80   | -   | 120              | Ω         |
| Transmitter Short-Circuit Current Limit                                   | I <sub>TX-SHORT</sub>                       | -    | -   | 90               | mA        |
| TX DC Common Mode Voltage                                                 | V <sub>TX-DC-CM</sub>                       | 0    | -   | 3.6              | V         |
| Absolute Delta of DC Common Mode<br>Voltage During L0 and Electrical Idle | V <sub>TX-CM-DC-ACTIVE-IDLE-</sub><br>DELTA | 0    | -   | 100              | mV        |
| Absolute Delta of DC Common Mode<br>Voltage between D+ and D–             | V <sub>TX-CM-DC-LINE-DELTA</sub>            | 0    | -   | 25               | mV        |
| Electrical Idle Differential Peak Output<br>Voltage                       | V <sub>TX-IDLE-DIFF-AC-p</sub>              | 0    | -   | 20               | mV        |
| DC Electrical Idle Differential Output<br>Voltage                         | V <sub>TX-IDLE-DIFF-DC</sub>                | 0    | -   | 5                | mV        |
| The Amount of Voltage Change Allowed<br>During Receiver Detection         | V <sub>TX-RCV-DETECT</sub>                  | -    | -   | 600              | mV        |
| Lane-to-Lane Output Skew                                                  | L <sub>TX</sub> -skew                       | -    | -   | 500 ps<br>+ 4 UI | ps        |

#### Table 11-4 PCI Express Interface - Differential Transmitter (TX) Output (2.5 Gbps) Characteristics

| Parameter                                | Symbol                             | Min    | Тур   | Max    | Unit  |
|------------------------------------------|------------------------------------|--------|-------|--------|-------|
| Unit Interval                            | UI                                 | 399.88 | 400.0 | 400.12 | ps    |
| Differential p-p TX voltage swing        | V <sub>TX-DIFF-P-P</sub>           | 800    |       |        | mV    |
|                                          |                                    | 800    | -     | -      | ppd   |
| Low power differential p-p TX voltage    | V <sub>TX-DIFF-P-P-LOW</sub>       | 400    | -     |        | mV    |
| swing                                    |                                    | 400    | -     | -      | ppd   |
| TX de-emphasis level ratio               | V <sub>TX-DE-RATIO</sub>           | -3.0   | -     | -4.0   | dB    |
| Minimum TX eye width                     | T <sub>TX-EYE</sub>                | 0.75   | -     | -      | UI    |
| Maximum time between the jitter median   | T <sub>TX-EYE-MEDIAN-to-MAX-</sub> |        |       | 0.125  | UI    |
| and max deviation from the median        | JITTER                             | -      | -     | 0.125  | 01    |
| Transmitter rise and fall time           | T <sub>TX-RISE-FALL</sub>          | 0.125  | -     | -      | UI    |
| Maximum TX PLL Bandwidth                 | BW <sub>TX-PLL</sub>               | -      | -     | 22     | MHz   |
| Maximum TX PLL BW for 3dB peaking        | BW <sub>TX-PLL-LO-3DB</sub>        | 1.5    | -     | -      | MHz   |
| Absolute Delta of DC Common Mode         | VTX-CM-DC-ACTIVE-IDLE-             | 0      |       | 100    | mV    |
| Voltage During L0 and Electrical Idle    | DELTA                              | 0      | -     | 100    | III V |
| Absolute Delta of DC Common Mode         | VTX-CM-DC-LINE-DELTA               | 0      | _     | 25     | mV    |
| Voltage between D+ and D-                |                                    | 0      | _     | 25     | III V |
| Electrical Idle Differential Peak Output | V <sub>TX-IDLE-DIFF-AC-p</sub>     | 0      | _     | 20     | mV    |
| Voltage                                  |                                    | 0      | _     | 20     | III V |
| The Amount of Voltage Change Allowed     | V <sub>TX-RCV-DETECT</sub>         | _      | _     | 600    | mV    |
| During Receiver Detection                |                                    | _      | _     |        |       |
| Transmitter DC Common Mode Voltage       | V <sub>TX-DC-CM</sub>              | 0      | -     | 3.6    | V     |
| Transmitter Short-Circuit Current Limit  | I <sub>TX-SHORT</sub>              | -      | -     | 90     | mA    |
| DC Differential TX Impedance             | Z <sub>TX</sub> -DIFF-DC           | 80     | 100   | 120    | Ω     |
| Lane-to-Lane Output Skew                 | L <sub>TX-SKEW</sub>               | _      | _     | 500 ps | ns    |
|                                          |                                    | -      | -     | + 2 UI | ps    |

#### Table 11-5 PCI Express Interface - Differential Receiver (RX) Input (5.0 Gbps) Characteristics

| Parameter                            | Symbol                           | Min    | Тур   | Max    | Unit |
|--------------------------------------|----------------------------------|--------|-------|--------|------|
| Unit Interval                        | UI                               | 199.94 | 200.0 | 200.06 | ps   |
| Differential RX Peak-to-Peak Voltage | V <sub>RX-DIFF-PP-CC</sub>       | 120    | -     | 1200   | mV   |
| Total jitter tolerance               | TJ <sub>RX</sub>                 | 0.68   | -     | -      | UI   |
| Receiver DC common mode impedance    | Z <sub>RX-DC</sub>               | 40     | -     | 60     | Ω    |
| RX AC Common Mode Voltage            | V <sub>RX-CM-AC-P</sub>          | -      | -     | 150    | mV   |
| Electrical Idle Detect Threshold     | V <sub>RX-IDLE-DET-DIFFp-p</sub> | 65     | -     | 175    | mV   |





#### Table 11-6 PCI Express Interface - Differential Receiver (RX) Input (2.5 Gbps) Characteristics

| Parameter                                                   | Symbol                                       | Min    | Тур   | Max    | Unit |
|-------------------------------------------------------------|----------------------------------------------|--------|-------|--------|------|
| Unit Interval                                               | UI                                           | 399.88 | 400.0 | 400.12 | ps   |
| Differential RX Peak-to-Peak Voltage                        | V <sub>RX-DIFF-PP-CC</sub>                   | 175    | -     | 1200   | mV   |
| Receiver eye time opening                                   | T <sub>RX-EYE</sub>                          | 0.4    | -     | -      | UI   |
| Maximum time delta between median and deviation from median | T <sub>RX-EYE-MEDIAN-to-MAX-</sub><br>JITTER | -      | -     | 0.3    | UI   |
| Receiver DC common mode impedance                           | Z <sub>RX-DC</sub>                           | 40     | -     | 60     | Ω    |
| DC differential impedance                                   | Z <sub>RX-DIFF-DC</sub>                      | 80     | -     | 120    | Ω    |
| RX AC Common Mode Voltage                                   | V <sub>RX-CM-AC-P</sub>                      | -      | -     | 150    | mV   |
| DC input CM input impedance during reset<br>or power down   | Z <sub>RX-HIGH-IMP-DC</sub>                  | 200    | -     | -      | kΩ   |
| Electrical Idle Detect Threshold                            | V <sub>RX-IDLE-DET-DIFFp-p</sub>             | 65     | -     | 175    | mV   |
| Lane to Lane skew                                           | L <sub>RX-SKEW</sub>                         | -      | -     | 20     | ns   |

#### 11.4 POWER CONSUMPTION

#### **Table 11-7 Power Consumption**

| Active           | 1.0V             | DDC   | 1.0V  | AVDD    | 3.3AV | VDDH  | 3.3V | DDR | 3.3CV | /DDR  | То      | tal     |      |
|------------------|------------------|-------|-------|---------|-------|-------|------|-----|-------|-------|---------|---------|------|
| Lane per<br>Port | Тур              | Max   | Тур   | Max     | Тур   | Max   | Тур  | Max | Тур   | Max   | Тур     | Max     | Unit |
| 4/4/1/1/1/1      | 326.0            | 759.0 | 502.0 | 1,047.2 | 92.4  | 101.6 | 6.6  | 7.3 | 501.6 | 551.8 | 1,428.6 | 2,466.9 | mW   |
| Tost Conditio    | Test Conditions: |       |       |         |       |       |      |     |       |       |         |         |      |

**Test Conditions:** 

- Typical power measured under the conditions of 1.0V/ 3.3V power rail without device usage on all downstream ports.

- Maximum power measured under the conditions of 1.1V/ 3.63V with PCIe2 devices usage on all downstream ports

- Ambient Temperature at 25°C

- Power consumption in the table is a reference, be affected by various environment, bus traffic and power supply etc.

#### 11.5 OPERATING AMBIENT TEMPERATURE

#### Table 11-8 Operating Ambient Temperature

|    | Unit |
|----|------|
| 85 | °C   |
| )  | 85   |

Note:

Exposure to high temperature conditions for extended periods of time may affect reliability.





# **12 THERMAL DATA**

The information described in this section is provided for reference only.

#### Table 12-1 Thermal Data

| Power<br>(Watt) | Ta<br>(℃) | JEDEC<br>Board | Airflow<br>(m/s) | θ <sub>JA</sub><br>(°C/W) | Tj<br>(℃) | ϴ <sub>JC</sub><br>(℃/W) |
|-----------------|-----------|----------------|------------------|---------------------------|-----------|--------------------------|
|                 | 2.2       |                | 0                | 26.65                     | 143.63    |                          |
|                 |           | 4-Layer        | 1                | 23.71                     | 137.16    | 8.96                     |
| 2.2             |           |                | 2                | 22.57                     | 134.65    |                          |
| 2.2             | 85        |                | 0                | 17.75                     | 124.05    |                          |
|                 |           | 8-Layer        | 1                | 16.65                     | 121.63    | 8.44                     |
|                 |           | 2              | 2                | 16.33                     | 120.93    |                          |

Note:

Ta: Ambient Temperature 1.

2. T<sub>J</sub>: Junction Temperature

3. Maximum allowable junction temperature =  $125^{\circ}C$ 

4. θ<sub>JA</sub>: Thermal Resistance, Junction-to-Ambient

5.

6.

 $\Theta_{JC}$ : Thermal Resistance, Junction-to-Case Power measured under the conditions of 1.0V/ 3.3V with PCIe2 devices usage on all downstream ports The shaded fields provide a recommendation that allows PI7C9X2G612GP to support Industrial Temperature Range. 7.





# **13 PACKAGE INFORMATION**

The package of PI7C9X2G612GP is a 15mm x 15mm LBGA (196 Pin) package with ball pitch 1.0mm. The detailed package information, mechanical dimension and package of drawing are shown below.











# **14 ORDERING INFORMATION**

| Part Number        | Temperature Range        | Package Description | Pb-Free & Green |
|--------------------|--------------------------|---------------------|-----------------|
| PI7C9X2G612GPDNJEX | -40° to 85°C             | 196-pin LBGA        | Yes             |
|                    | (Industrial Temperature) | 15mm x 15mm         |                 |

Notes:

1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.

2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.

3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.

