



#### High Bandwidth, 6-Differential Channel 1:2 DP/PCle Gen2 Display Mux, ATX Pinout

#### **Features**

- → Six Differential Channel, One-to-Two Demux Supports 5.0Gbps PCI Express (PCIe) Gen2 Signals on one Path, and DP 1.1 Signals on the Second Path
- → Insertion Loss for High-Speed Channels @ 5.0Gbps: -5.0dB
- → Low Bit-to-Bit Skew, 7ps Maximum (Between + and bits)
- → Latched Mux Select
- → Matched Paths for all PCIe Signals
- → Low Crosstalk for High-Speed Channels: -35dB @ 2.5GHz
- → Low Off Isolation for High-Speed Channels: -35dB @ 2.5GHz
- →  $V_{DD}$  Operating Range: 3.3V ± 10%
- → ESD Tolerance: 8kV HBM on Display Port Path Output 3kV HBM on PCIExpress Path Output
- → Low Channel-to-Channel Skew, 35ps Maximum
- → Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- → Halogen and Antimony Free. "Green" Device (Note 3)
- → Packaging (Pb-free & Green): - 56 TQFN (ZFE)

#### **Truth Table (SEL Control)**

| SEL | Function                             |  |  |  |  |
|-----|--------------------------------------|--|--|--|--|
| L   | PCI Express Gen2 path is active (Tx) |  |  |  |  |
| Н   | Digital Video Port is active (Dx)    |  |  |  |  |

#### **Truth Table (Latch Control)**

| LE# | Internal Mux Select       |  |  |  |
|-----|---------------------------|--|--|--|
| 0   | Respond to changes on SEL |  |  |  |
| 1   | Latched                   |  |  |  |

#### Description

Diodes' PI3PCIE2612-A one-to-two mux/demux is targeted for next generation systems that combine PCI Express Gen2 signals with display port signals.

#### **Application**

Routing DP and PCI Express Gen1 or Gen2 signals with low-signal attenuation.

#### **Block Diagram**



Notes:

<sup>1.</sup> No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.

<sup>2.</sup> See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free. 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm

antimony compounds.





## **Pin Diagram** (Top-Side View)



#### **Pin Description**

| Pin Number                                      | Pin Name | Туре  | Description                                                                                                                                                                                                                                               |  |  |
|-------------------------------------------------|----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 26                                              | AUX+     | 0     | Differential input from HDMI/DP connector. AUX+ makes a differential pair with AUX AUX+ is passed through to the OUT+ pin when SEL = 1.                                                                                                                   |  |  |
| 25                                              | AUX-     | 0     | Differential input from HDMI/DP connector. AUX- makes a differential pair with AUX+. AUX- is passed through to the OUT- pin when SEL = 1.                                                                                                                 |  |  |
| 43, 42                                          | D0+, D0- | 0     | Analog <i>pass through</i> output#1 corresponding to $IN_0+$ and $IN_0-$ , when $SEL = 1$ .                                                                                                                                                               |  |  |
| 41, 40                                          | D1+, D1- | Ο     | Analog <i>pass through</i> output#1 corresponding to $IN_1$ + and $IN_1$ -, when $SEL = 1$ .                                                                                                                                                              |  |  |
| 39, 38                                          | D2+, D2- | Ο     | Analog <i>pass through</i> output#1 corresponding to IN_2+ and IN_2-, when SEL = 1.                                                                                                                                                                       |  |  |
| 37, 36                                          | D3+, D3- | Ο     | Analog <i>pass through</i> output#1 corresponding to $IN_3$ + and $IN_3$ -, when $SEL = 1$ .                                                                                                                                                              |  |  |
| 1, 11, 16, 20, 21,<br>28, 29, 35, 48,<br>49, 56 | GND      | Power | Power - Ground                                                                                                                                                                                                                                            |  |  |
| 24                                              | HPD      | Ι     | The HPD signal comes from the HDMI or DP connector. This is a low-frequency 0V to 5V (HDMI) or 3.6V (DP) input signal at the connector.<br>The HPD input at the mux is 3.6V max, so HDMI HPD must be shifted down from 5V before it is passed to the mux. |  |  |





# **Pin Description Cont.**

| Pin Number                   | Pin Name   | Туре  | Description                                                                                                                                                                              |  |  |
|------------------------------|------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 2                            | IN_0+      | Ι     | Differential input from GMCH PCIE outputs. IN_0+ makes a differential pair with IN_0                                                                                                     |  |  |
| 3                            | IN_0-      | Ι     | Differential input from GMCH PCIE outputs. IN_0- makes a differential pair with IN_0+.                                                                                                   |  |  |
| 4                            | IN_1+      | Ι     | Differential input from GMCH PCIE outputs. IN_1+ makes a differential pair with IN_1                                                                                                     |  |  |
| 5                            | IN_1-      | Ι     | Differential input from GMCH PCIE outputs. IN_1- makes a differential pair with IN_1+.                                                                                                   |  |  |
| 7                            | IN_2+      | Ι     | Differential input from GMCH PCIE outputs. IN_2+ makes a differential pair with IN_2                                                                                                     |  |  |
| 8                            | IN_2-      | Ι     | Differential input from GMCH PCIE outputs. IN_2- makes a differential pair with IN_2+.                                                                                                   |  |  |
| 9                            | IN_3+      | Ι     | Differential input from GMCH PCIE outputs. IN_3+ makes a differential pair with IN_3                                                                                                     |  |  |
| 10                           | IN_3-      | Ι     | Differential input from GMCH PCIE outputs. IN_3- makes a differential pair with IN_3+.                                                                                                   |  |  |
| 19                           | LE#        | Ι     | The latch gate is controlled by LE. 3.6V tolerant, low-voltage, single-ended input.                                                                                                      |  |  |
| 23                           | NC         | NC    | Do Not Connect                                                                                                                                                                           |  |  |
| 12                           | OUT+       | 0     | Pass-through output from AUX+ input when $SEL = 1$ . Pass-through output from $Rx0+$ input when $SEL = 0$ .                                                                              |  |  |
| 13                           | OUT-       | О     | Pass-through output from AUX- input when $SEL = 1$ . Pass-through output from Rx0-input when $SEL = 0$ .                                                                                 |  |  |
| 33                           | Rx0+       | I/O   | Differential input from PCIE connector or device. $Rx0+$ makes a differential pair with $Rx0-$ . $Rx0+$ is passed through to the OUT+ pin when $SEL = 0$ .                               |  |  |
| 32                           | Rx0-       | I/O   | Differential input from PCIE connector or device. Rx0- makes a differential pair with $Rx0+$ . Rx0- is passed through to the OUT- pin when $SEL = 0$ .                                   |  |  |
| 31                           | Rx1+       | Ι     | Differential input from PCIE connector or device. $Rx1+$ makes a differential pair with $Rx1-$ . $Rx1+$ is passed through to the X+ pin when SEL = 0.                                    |  |  |
| 30                           | Rx1-       | Ι     | Differential input from PCIE connector or device. $Rx1$ - makes a differential pair with $Rx1$ +. $Rx1$ - is passed through to the X- pin on a path that matches the $Rx1$ + to X+ path. |  |  |
| 18                           | SEL        | Ι     | SEL controls the mux through a flow-through latch. 3.6V tollerant low-voltage<br>single-ended output<br>SEL = 0 for PCIE Mode<br>SEL = 1 for DP Mode                                     |  |  |
| 54, 53                       | Tx0+,Tx0-  | 0     | Analog <i>pass through</i> output#2 corresponding to $IN_0+$ and $IN_0-$ , when $SEL = 0$ .                                                                                              |  |  |
| 52, 51                       | Tx1+, Tx1- | 0     | Analog <i>pass through</i> output#2 corresponding to $IN_1$ + and $IN_1$ -, when $SEL = 0$ .                                                                                             |  |  |
| 47, 46                       | Tx2+, Tx2- | 0     | Analog <i>pass through</i> output#2 corresponding to $IN_2$ + and $IN_2$ -, when $SEL = 0$ .                                                                                             |  |  |
| 45, 44                       | Tx3+, Tx3- | 0     | Analog <i>pass through</i> output#2 corresponding to $IN_3$ + and $IN_3$ -, when $SEL = 0$ .                                                                                             |  |  |
| 6, 17, 22, 27, 34,<br>50, 55 | VDD        | Power | 3.3V DC Supply, 3.3V ±10%                                                                                                                                                                |  |  |





# **Pin Description Cont.**

| Pin Number | Pin Name | Туре | Description                                                                                                                                                                                                                        |  |
|------------|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 14         | X+       | I/O  | HPD: Low-frequency 0V to 5V/3.3V (nominal) input signal at the connector. This signal comes from the HDMI/DP connector.<br>X+: Analog <i>pass through</i> output corresponding to Rx1+.                                            |  |
| 15         | X-       | Ι    | X- is an analog <i>pass through</i> output corresponding to the Rx1- input. The path from Rx1- to X- must be matched with the path from Rx1+ to X+. X+ and X- form a differential pair when the pass-through mux mode is selected. |  |

# **Application Diagram**







#### **Maximum Ratings**

(Above which useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature                | –65°C to +150°C          |
|------------------------------------|--------------------------|
| Supply Voltage to Ground Potential | -0.5V to +4.6V           |
| DC Input Voltage                   | –0.5V to V <sub>DD</sub> |
| DC Output Current                  | 120mA                    |
| Power Dissipation                  | 0.5W                     |

Note: Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **Electrical Characteristics**

**Recommended Operating Conditions** 

| Symbol            | Parameter                                                    | Conditions | Min | Тур | Max | Units |
|-------------------|--------------------------------------------------------------|------------|-----|-----|-----|-------|
| V <sub>DD</sub>   | 3.3V Power Supply                                            | —          | 3.0 | 3.3 | 3.6 | V     |
| I <sub>DD</sub>   | Total Current from VDD 3.3V<br>Supply                        | —          | 0   |     | 2.5 | mA    |
| T <sub>CASE</sub> | Case Temperature Range for<br>Operation Within Specification | _          | -40 | _   | 85  | °C    |

#### **DC Electrical Characteristics** ( $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , $V_{DD} = 3.3V \pm 10\%$ )

| Parameter                         | Description            | Test Conditions                                             | Min | Typ <sup>(1)</sup> | Max | Units |
|-----------------------------------|------------------------|-------------------------------------------------------------|-----|--------------------|-----|-------|
| V <sub>IH-EN</sub> <sup>(2)</sup> | Input High Level       | —                                                           | 2.0 | _                  | 3.6 | V     |
| V <sub>IL-EN</sub> <sup>(2)</sup> | Input Low Level        | _                                                           | 0   | _                  | 0.8 | V     |
| I <sub>IN_EN</sub> <sup>(2)</sup> | Input Leakage Current  | Measured with Input at VIH-EN<br>Maximum and VIL-EN Minimum | -10 | _                  | 10  | μΑ    |
| R <sub>ON</sub>                   | On Resistance          | $V_{DD} = Min., V_{IN} = 1.3V, I_{IN} = 40mA$               | —   | _                  | 10  | Ω     |
| C <sub>ON</sub>                   | On Channel Capacitance | $V_{IN} = 0, V_{DD} = 3.3V$                                 |     | 3.0                | —   | pF    |

Note: 1. Typical values are at  $V_{DD} = 3.3V$ ,  $T_A = 25^{\circ}C$  ambient and maximum loading.

2. For SEL and LE# inputs.





| Parameter           | Description                 | Test Conditions                                                 | Min. | Typ. <sup>(1)</sup>          | Max. | Units |
|---------------------|-----------------------------|-----------------------------------------------------------------|------|------------------------------|------|-------|
| DDIL                | Differential Insertion Loss | f = 1.2GHz<br>f = 2.5GHz<br>f = 5.0GHz<br>f = 7.5GHz            |      | -1.5<br>-2.0<br>-5.0<br>-9.0 |      |       |
| DDIL <sub>OFF</sub> | Differential Off Isolation  | f = 0 to 3.0GHz<br>f = 5.0GHz                                   |      | -23.0<br>-20.0               | _    | đ۴    |
| DDRL                | Differential Return Loss    | f = 0 to 2.8GHz<br>f = 2.8GHz to 5.0GHz<br>f = 5.0GHz to 7.5GHz | _    | -14.0<br>-8.0<br>-4.0        | _    | ЦВ    |
| DDNEXT              | Near End Crosstalk          | f = 0 to 2.5GHz<br>f = 2.5GHz to 5.0GHz<br>f = 5.0GHz to 7.5GHz |      | -32.0<br>-26.0<br>-20.0      | _    |       |

#### Dynamic Electrical Characteristics for IN\_x+/-, Rxy+/-, and Txy+/-

#### Dynamic Electrical Characteristics for Dx+/-

| Parameter            | Description                              | Test Conditions                           | Min. | <b>Typ.</b> <sup>(1)</sup> | Max. | Units |
|----------------------|------------------------------------------|-------------------------------------------|------|----------------------------|------|-------|
| DDIL <sub>DP</sub>   | Display Port Differential Insertion Loss | f = 0 to 1.35GHz<br>f = 1.35GHz to 2.7GHz | _    | -1.5<br>-4.5               | _    |       |
| DDRL <sub>DP</sub>   | Display Port Differential Return Loss    | f = 0 to 2.7GHz                           | _    | -14                        | _    | dB    |
| DDNEXT <sub>DP</sub> | Display Port Near End Crosstalk          | f = 0 to 2.7GHz                           | _    | -32.0                      | _    |       |

## Switching Characteristics ( $T_A$ = -40° to +85°C, $V_{DD}$ = 3.3V±10%)

| Parameter        | Description                                                                          | Test Conditions                                    | Min. | Тур. | Max. | Units |
|------------------|--------------------------------------------------------------------------------------|----------------------------------------------------|------|------|------|-------|
| tpZH, tpZL       | Line Enable Time - SEL to $D_X \pm$ , $T_{XY} \pm$ , $R_{XY} \pm$ , AUX $\pm$ , HPD  | See Test Circuit for<br>Electrical Chatacteristics | 0.5  |      | 12.0 | ns    |
| tpHZ, tPLZ       | Line Disable Time - SEL to $D_X \pm$ , $T_{XY} \pm$ , $R_{XY} \pm$ , $AUX \pm$ , HPD | See Test Circuit for<br>Electrical Chatacteristics | 0.5  | _    | 12.0 | ns    |
| t <sub>b-b</sub> | Bit-to-Bit Skew Within the Same<br>Differential Pair                                 | See Test Circuit for<br>Electrical Chatacteristics | _    | _    | 7    | ps    |
| tch-ch           | Channel-to-Channel skew                                                              | See Test Circuit for<br>Electrical Chatacteristics | _    | _    | 35   | ps    |







#### **Differential Insertion Loss**



#### **Differential Return Loss**







#### **Off Isolation**



Crosstalk

























#### Test Circuit for Electrical Characteristics<sup>(1-5)</sup>



- 1.  $C_L$  = Load capacitance: includes jig and probe capacitance. Notes:
  - 2.  $R_T$  = Termination resistance: should be equal to  $Z_{OUT}$  of the Pulse Generator
  - 3. Output 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Output 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - 4. All input impulses are supplied by generators having the following characteristics:  $PRR \le MHz$ ,  $Z_O = 50\Omega$ ,  $t_R \le 2.5ns$ ,  $t_F \le 2.5ns$ .
  - 5. The outputs are measured one at a time with one transition per measurement.

#### **Switch Positions**

| Test                                | Switch            |
|-------------------------------------|-------------------|
| t <sub>PLZ</sub> , t <sub>PZL</sub> | $2 \times V_{DD}$ |
| t <sub>PHZ</sub> , t <sub>PZH</sub> | GND               |
| Prop Delay                          | Open              |

#### **Switching Waveforms**



#### **Voltage Waveforms Enable and Disable Times**





# **Applications Information**

Differential Input Characteristics for IN\_x+/- and Rxx+/- signals

| Symbol                     | Parameter                                         | Min                                                                                                                                                                                                                                                                                                | Nom    | Max    | Units | Comments                                                                                                                                                  |
|----------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Tbit                       | Unit Interval                                     | 199.94                                                                                                                                                                                                                                                                                             | 200.00 | 200.06 | Ps    | Defined by Gen2 Specification                                                                                                                             |
| V <sub>RX</sub> -Diffp-p   | Differential Input Peak to<br>Peak Voltage        | 0.175                                                                                                                                                                                                                                                                                              |        | 1.200  | V     | VRX-DIFFp-p = $2 \times  VRX-D+ - VRX-D $<br>Applies to IN_D and RX_IN signals.                                                                           |
| T <sub>RX-EYE</sub>        | Minimum Eye Width at IN_D Input Pair              | TBD                                                                                                                                                                                                                                                                                                |        |        | Tbit  | _                                                                                                                                                         |
| V <sub>CM-AC-pp</sub>      | AC Peak Common-Mode<br>Input Voltage              | _                                                                                                                                                                                                                                                                                                  | _      | 100    | mV    | VCM-AC-pp =  VRX-D+ + VRX-D-  / 2 -<br>VRX-CM-DC;<br>VRX-CM-DC = DC(avg) of<br> VRX-D++ VRX-D-  / 2<br>VCM-AC-pp includes all frequencies above<br>30kHz. |
| Z <sub>RX-DIFF-DC</sub>    | DC Differential Input<br>Impedance                | 80                                                                                                                                                                                                                                                                                                 | 100    | 120    | W     | Rx DC Differential Mode Impedance                                                                                                                         |
| Z <sub>RX-DC</sub>         | DC Input Impedance                                | 40                                                                                                                                                                                                                                                                                                 | 50     | 60     | W     | Required IN_D+ as well as IN_D- DC impedance (50 W ±20% tolerance). Includes mux resistance.                                                              |
| V <sub>RX-Bias</sub>       | Rx Input Termination<br>Voltage                   | 0                                                                                                                                                                                                                                                                                                  | _      | 2.0    | V     | Intended to limit power-up stress on PCIe output buffers.                                                                                                 |
| DDIL                       | Differential Insertion Loss                       | $ \geq -[0.6 \times (f) + 0.5] dB up to  2.5GHz (for example, \geq -2dB at  f = 2.5GHz);  \geq -[1.2 \times (f-2.5) + 2] dB for  2.5GHz < f \leq 5GHz (for example, \geq -5dB at  f = 5GHz);  \geq -[1.6 \times (f-5) + 5] dB for  5GHz < f \leq 7.5GHz (for example, \geq -9dB at  f = 7.5GHz); $ |        |        | dB    |                                                                                                                                                           |
| DDRL                       | Differential Return Loss                          | $\leq$ -14dB up to 2.8GHz;<br>$\leq$ -8dB up to 5GHz;<br>$\leq$ -4dB up to 7.5GHz.                                                                                                                                                                                                                 |        | dB     | _     |                                                                                                                                                           |
| DDNEXT                     | Near End Crosstalk                                | -32dB max up to 2.5GHz;<br>-26dB max up to 5.0GHz;<br>-20dB max up to 7.5GHz;                                                                                                                                                                                                                      |        | dB     | _     |                                                                                                                                                           |
| DDIL when<br>Switch is off | Differential Insertion Loss<br>when Switch is off | $\leq$ -20dB up to 3GHz;                                                                                                                                                                                                                                                                           |        | dB     | _     |                                                                                                                                                           |





# PCIe Gen2 Output Characteristics

| Symbol                     | Parameter                                         | Min                                                                                                                                                                                                                                                                                                                                           | Nom | Max | Units | Comments                                                                                             |
|----------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|------------------------------------------------------------------------------------------------------|
| Z <sub>RX-DIFF-DC</sub>    | DC Differential Input<br>Impedance                | 80                                                                                                                                                                                                                                                                                                                                            | 100 | 120 | W     | Rx DC Differential Mode<br>Impedance                                                                 |
| Z <sub>RX-DC</sub>         | DC Input Impedance                                | 40                                                                                                                                                                                                                                                                                                                                            | 50  | 60  | W     | Required IN_D+ as well as<br>IN_D- DC impedance<br>(50W ±20% tolerance).<br>Includes mux resistance. |
| V <sub>RX-Bias</sub>       | Rx Input Termination<br>Voltage                   | 0                                                                                                                                                                                                                                                                                                                                             | _   | 2.0 | V     | Intended to limit power-up stress<br>on PCIe output buffers.                                         |
| DDIL                       | Differential Insertion Loss                       | $\geq -[0.6 \times (f) + 0.5]dB \text{ up to } 2.5GHz$<br>(for example, $\geq -2dB$ at<br>f = 2.5GHz);<br>$\geq -[1.2 \times (f - 2.5) + 2]dB$ for<br>$2.5GHz < f \leq 5GHz$<br>(for example, $\geq -5dB$ at $f = 5GHz$ );<br>$\geq -[1.6 \times (f - 5) + 5]dB$ for<br>$5GHz < f \leq 7.5GHz$<br>(for example, $\geq -9dB$ at<br>f = 7.5GHz) |     |     | dB    |                                                                                                      |
| DDRL                       | Differential Return Loss                          | $\leq$ -14dB up to 2.8GHz;<br>$\leq$ -8dB up to 5GHz;<br>$\leq$ -4dB up to 7.5GHz                                                                                                                                                                                                                                                             |     |     | dB    | _                                                                                                    |
| DDNEXT                     | Near End Crosstalk                                | -32dB max up to 2.5GHz;<br>-26dB max up to 5.0GHz;<br>-20dB max up to 7.5GHz                                                                                                                                                                                                                                                                  |     |     | dB    | _                                                                                                    |
| DDIL when<br>Switch is off | Differential Insertion Loss<br>when Switch is off | $\leq$ -20dB up to 3GHz                                                                                                                                                                                                                                                                                                                       |     |     | dB    | _                                                                                                    |





# **Display Port Output Characteristics**

| Symbol                  | Parameter                                  | Min                                                                                                                              | Nom | Max  | Units                                                                                 | Comments                                                                                                      |
|-------------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----|------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|
| Tbit                    | Unit Interval                              | 333                                                                                                                              | _   | _    | ps                                                                                    | Normal Tbit at 2.7Gb/s = 370ps;<br>333ps = 370ps - 10%                                                        |
| V <sub>RX-Diffp-p</sub> | Differential Input<br>Peak-to-Peak Voltage | 0.340                                                                                                                            |     | 1.38 | V                                                                                     | VRX-DIFFp-p = $2 \times  VRX-D+ - VRX-D- $ ;<br>Applies to IN_D and RX_IN signals.                            |
| T <sub>JIT</sub>        | Jitter Added to High-Speed<br>Signals      | _                                                                                                                                | _   | 7.4  | ps                                                                                    | Jitter budget for high-speed signals as they<br>pass through the display mux.<br>7.4ps = 0.02 Tbit at 2.7Gb/s |
| DDIL                    | Differential Insertion Loss                | $ \geq -[0.75 \times (f) + 0.5] dB \text{ up to}  1.35GHz;  \geq -[2.2 \times (f - 1.35) + 1.5] dB  for 1.35GHz < f \le 2.7GHz $ |     | dB   | For example, $\geq$ -1.5dB at f = 1.35GHz<br>For example, $\geq$ -4.5dB at f = 2.7GHz |                                                                                                               |
| DDRL                    | Differential Return Loss                   | $\leq$ -14dB up to 2.7GHz                                                                                                        |     | dB   | _                                                                                     |                                                                                                               |
| DDNEXT                  | Near End Crosstalk                         | -32dB max up to 2.7GHz                                                                                                           |     | dB   | _                                                                                     |                                                                                                               |

#### **HPD Input Characteristics**

| Symbol              | Parameter                          | Min | Nom | Max | Units | Comments                                                                                     |
|---------------------|------------------------------------|-----|-----|-----|-------|----------------------------------------------------------------------------------------------|
| V <sub>IH-HPD</sub> | Input High Level                   | _   | _   | 3.6 | V     | Low-speed input changes state on cable plug/unplug.                                          |
| V <sub>IL-HPD</sub> | HPD Input Low Level                | 0   | —   | _   | —     | V                                                                                            |
| I <sub>IN_HPD</sub> | HPD Input Leakage Current          | _   |     | 10  | μΑ    | Measured with HPD at<br>VIH-HPD maximum and<br>VIL-HPD minimum.                              |
| T <sub>HPD</sub>    | HPD_IN to HPD Propagation<br>Delay | _   | _   | 200 | ns    | Time from HPD_IN<br>changing state to HPD<br>changing state.<br>Includes HPD rise/fall time. |
| T <sub>RF-HPD</sub> | HPD Rise/Fall Time                 | 1   |     | 20  | ns    | Time required to transition<br>from VOH-HPD to<br>VOL-HPD or from<br>VOL-HPD to VOH-HPD.     |

## **Termination Resistors**

| Symbol           | Parameter                 | Min  | Nom  | Max  | Units | Comments                                       |
|------------------|---------------------------|------|------|------|-------|------------------------------------------------|
| R <sub>DDC</sub> | DDC Termination Resistors | 1.3K | 1.5k | 2.2k | W     | Applies to both 3.3V and 5V pull up resistors. |





## Switch Signal Integrity Requirements and Test Procedures for 5.0 Gb/s

Signal integrity requirements for 5.0Gb/s applications of the switch are specified. Also included are the requirements of the test fixture for switch S-parameter measurements.

## **Signal Integrity Requirements**

The procedures outlined in ANSI Electronics Industry Alliance (EIA) standards documents must be followed:

- EIA 364-101 Attenuation Test Procedure for Electrical Connectors, Sockets, Cable Assemblies or Interconnection Systems
- EIA 364-90 Crosstalk Ratio Test Procedure for Electrical Connectors, Sockets, Cable Assemblies or Interconnection . Systems
- EIA 364-108 Impedance, Reflection Coefficient, Return Loss, and VSWR Measured in the Time and Frequency Domain Test Procedure for Electrical Connectors, Sockets, Cable Assemblies or Interconnection Systems

#### Signal Integrity Requirements and Test Procedures for 5.0Gb/s

| Parameter                                                                | Procedure                                                                                                                                                                                                                                                                                                                                                                                                              | Requirements                                                                                                                                                                                                                                                                                                                                            |
|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Differential<br>Insertion Loss<br>(DDIL)                                 | <ul> <li>EIA 364-101</li> <li>The EIA standard shall be used with the following considerations:</li> <li>1. The measured differential S parameter shall be referenced to a 100Ω differential impedance.</li> <li>2. The test fixture shall meet the test fixture requirement defined in Section 1.12.</li> <li>3. The test fixture effect shall be removed from the measured S parameters. Refer to Note 1.</li> </ul> | $\geq -[0.6 \times (f) + 0.5]dB \text{ up to } 2.5GHz$<br>(for example, $\geq -2dB$ at f = 2.5GHz);<br>$\geq -[1.2 \times (f-2.5) + 2]dB$ for<br>2.5GHz < f $\leq$ 5GHz (for example,<br>$\geq -5dB$ at f = 5GHz);<br>$\geq -[1.6 \times (f-5) + 5]dB$ for 5GHz < f $\leq$<br>7.5GHz (for example, $\geq$ -9dB at<br>f = 7.5GHz);<br>Refer to Figure 1. |
| Differential<br>Return Loss<br>(DDRL)                                    | <ul> <li>EIA 364-108</li> <li>The EIA standard shall be used with the following considerations:</li> <li>1. The measured differential S parameter shall be referenced to a 100Ω differential impedance.</li> <li>2. The test fixture shall meet the test fixture requirement in Section 1.12.</li> <li>3. The test fixture effect shall be removed. Refer to Note 1.</li> </ul>                                        | $\leq$ -14dB up to 2.8GHz<br>$\leq$ -8dB up to 5GHz<br>$\leq$ -4dB up to 7.5GHz<br>Refer to Figure 2.                                                                                                                                                                                                                                                   |
| Intrapair Skew                                                           | Intrapair skew must be achieved by design; measurement not required.                                                                                                                                                                                                                                                                                                                                                   | 5ps max                                                                                                                                                                                                                                                                                                                                                 |
| Differential<br>Near End<br>Crosstalk<br>(DDNEXT)                        | EIA 364-90<br>The EIA standard must be used with the following considerations:<br>1. The crosstalk requirement is with respect to all the adjacent<br>differential pairs                                                                                                                                                                                                                                               | -32 dB max up to 2.5 GHz<br>-26 dB max up to 5.0 GHz<br>-20 dB max up to 7.5 GHz<br>See Figure 3.                                                                                                                                                                                                                                                       |
| Differential<br>Insertion Loss<br>(DDIL) when<br>switch is turned<br>off | EIA 364-101                                                                                                                                                                                                                                                                                                                                                                                                            | $\leq$ -20dB up to 3GHz                                                                                                                                                                                                                                                                                                                                 |

1. The specified S parameters requirements are for switch component only, not including the test fixture effect. While the TRL calibratio Notes: method is recommended, other calibration methods are allowed.







Figure 1: Illustration of differential insertion loss requirement.



Figure 2: Illustration of differential return loss requirement.







# Figure 3: Illustration of different ial near end crosstalk requirement.

#### Switch Test Fixture Requirements

The test fixture for switch S-parameter measurement must be designed and built to specific requirements, as described below, to ensure good measurement quality and consistency:

- The test fixture must be a FR4-based PCB of the microstrip structure; the dielectric thickness or stackup shall be about 4mils.
- The total thickness of the test fixture PCB is 1.57mm (0.62").
- The measurement signals are launched into the switch from the top of the test fixture, capturing the through-hole stub effect.
- Traces between the DUT and measurement ports (SMA or microprobe) must be uncoupled from each other as much as possible. Therefore, the traces must be routed in a way that traces diverge from each other exiting from the switch pin field.
- The trace lengths between the DUT and measurement port must be minimized. The maximum trace length must not exceed 1000mils. The trace lengths between the DUT and measurement port must be equal.
- All of the traces on the test board and add-in card must be held to a characteristic impedance of  $50\Omega$  with a tolerance of  $\pm 7\%$ .
- SMA connector is recommended for ease of use. The SMA launch structure must be designed to minimize the connection discontinuity from SMA to the trace. The impedance range of the SMA seen from a TDR with a 60ps risetime must be within 50±7Ω.

#### **Part Marking**

ZF Package - Cu Version



YY: Year WW: Workweek 1st X: Assembly Code 2nd X: Fab Code

ZF Package - Au Version



YY: Year WW: Workweek 1st X: Assembly Code 2nd X: Fab Code





# Packaging Mechanical: 56-TQFN (ZF)



08-0208

#### For latest package information:

See http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/.

# **Ordering Information**

| Ordering Code     | Package Code | Package Description                                  |
|-------------------|--------------|------------------------------------------------------|
| PI3PCIE2612-AZFEX | ZF           | 56-contact, Thin Fine Pitch Quad Flat No-Lead (TQFN) |
|                   |              | ·                                                    |

Notes:

1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.

2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.

3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.

4. E = Pb-free and Green

5. X suffix = Tape/Reel





#### IMPORTANT NOTICE

DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages.

Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application.

Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks.

This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated.

#### LIFE SUPPORT

Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:

A. Life support devices or systems are devices or systems which:

1. are intended to implant into the body, or

2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user.

B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the

failure of the life support device or to affect its safety or effectiveness.

Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems.

Copyright © 2019, Diodes Incorporated

www.diodes.com