

# **Application Notes for AP3772 System Solution**

Prepared by Zhao Jing Jing System Engineering Dept.

#### 1. Introduction

The AP3772 uses Pulse Frequency Modulation (PFM) method to realize Discontinuous Conduction Mode (DCM) operation for Flyback power supplies. The operating principle of PFM is different with Pulse Width Modulation (PWM), so the design of transformer is also different.

The AP3772 can provide accurate constant voltage (CV), constant current (CC) regulation with Primary Side Regulation (PSR) structure. It uses internal line compensation and cable compensation to reduce the

number of external system components. Fixed cable compensation is used in different IC versions to adapt the different voltage drop on output cable and good CV regulation is achieved. Besides, audio noise is reduced by the creative audio suppression technique.

The AP3772 is designed for driving bipolar transistor in Flyback converter, with more driving current of about 40mA. With system parameters properly designed, AP3772 can achieve standby power less than 150mW.



Figure 1. Typical Application Circuit of AP3772

Figure 1 is the typical application circuit of AP3772, which is a conventional Flyback converter with a 3-winding transformer---primary winding ( $N_P$ ), secondary winding ( $N_S$ ) and auxiliary winding ( $N_A$ ). The auxiliary winding is used for providing  $V_{CC}$  supply voltage for IC and sensing the output voltage feedback signal to FB pin.

Figure 2 shows the typical waveforms which demonstrate the basic operating principle of AP3772 application. And

the parameters are defined as following.

 $V_{dri}$ ---The driving signal of primary power switch

 $I_p$ ---The primary side current

 $I_s$  --- The secondary side current

I<sub>PK</sub>---Peak value of primary side current

I<sub>PKS</sub>---Peak value of secondary side current

 $\mathbf{V}_{\text{SEC}} ext{---}$  The transient voltage at secondary winding

 $V_{S}$ ---The stable voltage at secondary winding when



rectification diode is in conducting status, which equals the sum of output voltage  $V_{\text{OUT}}$  and the forward voltage drop of diode

 $V_{AUX}$ ---The transient voltage at auxiliary winding

 $V_{A}$ --- The stable voltage at auxiliary winding when rectification diode is in conducting status, which equals the sum of voltage  $V_{CC}$  and the forward voltage drop of auxiliary diode

t<sub>sw</sub> --- The period of switching frequency

 $t_{ONP}$  --- The conduction time when primary side switch is "ON"

 $t_{ONS}$  ---The conduction time when secondary side diode is "ON"

**t**<sub>OFF</sub> --- The dead time when neither primary side switch nor secondary side diode is "ON"

**t**<sub>OFFS</sub> --- The time when secondary side diode is "OFF"



Figure 2. Operation Waveforms of Flyback PSR Control System

# 2. Guideline of System Design

- Low Standby Power Design
- 2. Switching Frequency Design
- 3. Transformer and Power Devices Design
- 4. Feedback Resistors Design
- 5. Line Compensation Design
- 6. Cable Compensation Design

## 2.1 Low Standby Power Design

In order to achieve low standby power, AP3772 decreases the minimum operating voltage. And the startup resistors  $R_{ST1}+R_{ST2}$  should be high enough to further lower the power loss. However, there is a tradeoff between low standby power  $P_{ST}$  and small startup time  $t_{START}$ , which is

$$t_{START} = (R_{ST1} + R_{ST2}) \cdot C_{vec} \cdot V_{TH-ST} / V_{INDC-MIN}$$
 (1)

Where  $V_{TH\_ST}$  is the Startup Threshold of  $V_{CC}$ , and  $V_{INDC\_MIN}$  is the rectified DC voltage from the lowest AC input.

Besides, the selection of dummy load resistor is a tradeoff between standby power and I-V curve. The recommended value of dummy load resistor  $R_{DUMMY}$  is  $4.7k\Omega$  to  $10k\Omega$  for an application with 5V output voltage.

## 2.2 Switching Frequency Design



As we know, in DCM Flyback converter, the stored energy of primary side will be transferred to secondary side at the time when the primary switch is turned off. And assume the current transfer efficiency from primary to secondary is  $\eta_i$ , then

$$Ipks = Ipk \cdot N_{PS} \cdot \eta_i \tag{2}$$

Here,  $N_{PS}$  is the turn ratio of primary winding to secondary winding.

It is obvious in Figure 2 that the output current " $I_0$ " is the average current of secondary side " $I_s$ ",

$$Io = \frac{1}{2} Ipks \cdot \frac{t_{ONS}}{t_{SW}} \tag{3}$$

Then,

$$Io = \frac{1}{2} Ipk \cdot N_{PS} \cdot \eta_i \cdot \frac{t_{ONS}}{t_{SW}}$$
(4)

Always voltage of CPC pin (V<sub>CPC</sub>) is determined by,

$$Vcpc = VDD \cdot \frac{t_{ONS}}{t_{SW}} \tag{5}$$

Here VDD is a constant voltage generated by IC. Then,

$$\frac{Vcpc}{I_O} = \frac{2 \cdot VDD}{N_{PS} \cdot \eta_i \cdot I_{PK}} \tag{6}$$

If  $\eta_T$  is efficiency of power transmission from transformer primary to the output, then

$$P_O = V_O \cdot I_O = \frac{1}{2} \cdot L_P \cdot I_{pk}^2 \cdot f_{SW} \cdot \eta_T \tag{7}$$

Where, f<sub>SW</sub> is the switching frequency. So,

$$\frac{f_{SW}}{I_O} = \frac{2 \cdot V_O}{L_P \cdot I_{Dk}^2 \cdot \eta_T} \tag{8}$$

When voltage at the sense resistor reaches the reference voltage set by AP3772, the switch will be turned off and primary current reaches its maximum value,

$$I_{PK} = \frac{V_{cs\_ref}}{R_{cs}} \tag{9}$$

When the constant reference  $V_{CS\_REF}$  is used, the peak current  $I_{PK}$  is constant. From formula (6) and (8), it is obvious that  $V_{CPC}$  and  $f_{SW}$  increases linearly with the output current  $I_O$ .



Figure 3. Relationship Between V<sub>CPC</sub>, f<sub>SW</sub> and I<sub>O</sub> at Constant Peak Current Mode



In AP3772, in order to realize audio noise suppression, two-segmented of current reference voltage  $V_{CS\_REF}$  is used. The reference is about 0.5V when  $I_O\!\!>\!\!=\!\!42\%*I_O$  MAX and is

decreased to 0.5V/1.5 when  $I_O$ <42%\*  $I_{O\_MAX}$ , as follows in Figure 4.



Figure 4. Relationship Between V<sub>CPC</sub>, f<sub>SW</sub> and I<sub>O</sub> at Variable Peak Current Mode

Then from formula (6) and (8), we can see the  $V_{CPC}$  and  $f_{SW}$  both has a leap at about 42% of maximum load. At the leap point, if the peak current is decreased by 1.5 times, the voltage of CPC pin at low  $I_{PK}$  will be increased to 1.5 times,

and the switching frequency  $f_{SW}$  at low  $I_{PK}$  will be increased to  $1.5^2$  times. So the load range in audio is largely narrowed.



Figure 5. Hysteresis at Conversion Between Low  $I_{PK}$  and High  $I_{PK}$ 

In order to avoid unstable operation, a hysteresis is added at the conversion between low  $I_{PK}$  and high  $I_{PK}$ . Considering the relationship between audio noise and flux density of transformer, deltaB $\leq$ 2500 gauss is better for audio noise suppression.

The low limitation of maximum switching frequency is given by audio noise suppression. And the upper limit of

the AP3772 can be up to 120kHz. But this is only the limit of the IC; the finally designed maximum switching frequency is determined by the tradeoff between the efficiency, mechanical dimensions and thermal performance.



## 2.3 Transformer and Power Devices Design

In the design of AP3772, constant current control function will keep a fixed proportion between on-time  $t_{\rm ONS}$  and off-time  $t_{\rm OFFS}$  of rectifier D1 (in Figure 1) by discharging or charging a capacitor embedded in the IC. The fixed proportion is

$$\frac{t_{ONS}}{t_{SW}} = \frac{1}{2} \tag{10}$$

It is assumed

$$k = \frac{2 \cdot t_{SW}}{t_{ONS}} = 4 \tag{11}$$

Then the output constant-current value  $I_{\rm O}$  is

$$I_O = \frac{1}{k} \cdot I_{PKS} = \frac{1}{k} \cdot N_{PS} \cdot \eta_i \cdot I_{PK}$$
 (12)

#### 2.3.1 Calculate Turn Ratio of Transformer (N<sub>PS</sub>)

The turn ratio of transformer should be designed first, which ensures the power converter operating in DCM within the whole conditions,

$$t_{SW} \ge t_{ONP} + t_{ONS} \tag{13}$$

As we know, if equation (13) is met at minimum input voltage and full load, it can ensure that the power converter operates in DCM in all conditions.

For the primary side current,

$$t_{ONP} = I_{pk} \cdot \frac{L_p}{V_{indc}} \tag{14}$$

Where

LP is the inductance of primary winding.

V<sub>indc</sub> is the rectified DC voltage of input.

When  $V_{indc}$  is the minimum value, the maximum  $t_{ONP}$  can be obtained. So,

$$t_{ONP\_MAX} = I_{pk} \cdot \frac{L_{p}}{V_{indc\_min}}$$
(15)

For the secondary side current,  $L_{\rm S}$  is the inductance of secondary winding,  $V_{\rm d}$  is the forward voltage of secondary diode.

There is an oscillating signal on FB waveform after secondary Schottky diode current decrease to zero, which is caused by primary inductance and equivalent output capacitance of primary switch. Then some margin is added to  $t_{\rm ONS}$  as

$$t_{ONS} = I_{pks} \cdot \frac{L_S}{V_S} \cdot 1.1 \tag{16}$$

$$V_S = V_O + V_d \tag{17}$$

From formula (4) and formula (16), we can get

$$Vs \cdot Io = \frac{1}{2} \cdot Ls \cdot Ipks^{2} \cdot fsw = \frac{1}{2} \cdot \frac{Lp}{N_{PS}^{2}} \cdot (Ipk \cdot N_{PS} \cdot \eta i)^{2} \cdot fsw = \frac{1}{2} \cdot Lp \cdot Ipk^{2} \cdot fsw \cdot \eta i^{2}$$
(18)

Then,

$$t_{SW} = \frac{L_p \cdot I_{pk}^2 \cdot \eta_i^2}{2 \cdot V_S \cdot I_O} \tag{19}$$

 $t_{ONP}$  ,  $t_{ONS}$  and  $t_{SW}$  in (13) are replaced with (15), (16) and (19), then

$$\frac{L_p \cdot I_{pk}^2 \cdot \eta_i^2}{2 \cdot V_S \cdot I_O} \ge I_{pks} \cdot \frac{L_s}{V_s} \cdot 1.1 + I_{pk} \cdot \frac{L_p}{V_{indc\_min}}$$
(20)

Relationship between inductance of primary side and secondary side is,

$$L_s = \frac{L_p}{N_{pS}^2} \tag{21}$$

At full load, the system will work in the boundary of CC regulation. I<sub>O</sub> can be given by formula (12), the following can be obtained,

$$N_{PS} \le N_{PS\_MAX} = \frac{V_{indc\_min} \cdot \eta_i}{V_S} \cdot (\frac{k}{2} - 1.1)$$
 (22)

Then designed turns ratio  $N_{PS}$  should be no more than  $N_{PS \text{ MAX}}$  defined in formula (22).

# **2.3.2** Check Stress Voltage of Primary Side Switch and Reverse Voltage of Secondary Diode

If N<sub>PS</sub> is fixed by customer according to design step 2.3.1, real stress voltage of primary side switch and reverse voltage of secondary diode can be calculated.



The maximum stress voltage of primary side switch is,

$$V_{ds\_switch} = V_{dc\_spike} + V_{indc\_max} + \frac{V_S \cdot N_P}{N_S}$$
 (23)

Be careful that the value of  $V_{\text{dc\_spike}}$  is determined by the snubber circuit design.

Maximum reverse voltage of secondary side,

$$V_{dr} = V_{\rm S} + \frac{V_{indc\_max} \cdot N_{\rm S}}{N_{P}} \tag{24}$$

For Flyback converter design, higher turns ratio  $N_{PS}$  brings higher stress voltage of primary side switch, higher transforming efficiency, and the lower reverse voltage of secondary diode. Finally, in design of turns ratio  $N_{PS}$ , formula (22), (23) and (24) should be totally considered.

# 2.3.3 Calculate the Peak Current of Primary Side and Current Sensed Resistor ( $I_{PK}$ & $R_{CS}$ )

I<sub>PK</sub> can be calculated by the output current.

$$I_{pk} = \frac{k \cdot I_O}{N_{PS} \cdot \eta_i} \tag{25}$$

In AP3772, 0.5V is an internal reference voltage. If the sensed voltage  $V_{CS\_REF}$  reaches 0.5V, the power switch will shut down and  $t_{ONP}$  will be ended.

So  $R_{CS}$  can be obtained by formula (9) and selected with a real value from the standard resistor series. We recommended using 1% tolerance resistors for  $R_{CS}$ . After  $R_{CS}$  is selected,  $I_{PK}$  should be modified based on the selected  $R_{CS}$ .

# 2.3.4 Calculate the Inductance of Primary Side---LP

The primary side inductance  $L_P$  is relative with the stored energy.  $L_P$  should be big enough to store enough energy, so that  $P_{O\ MAX}$  can be obtained from this system.

According to formula (18), the output power can be given by,

$$P_S = V_S \cdot I_O = \frac{I}{2} \cdot L_p \cdot I_{pk}^2 \cdot f_{SW} \cdot \eta_i^2$$
(26)

Where,  $f_{SW}$  was set by the user based on definite requirement. Then,  $L_P$  can be gotten by,

$$L_{P} = \frac{2 \cdot P_{S}}{I_{PK}^{2} \cdot f_{SW}} \cdot \frac{1}{\eta_{i}^{2}}$$
 (27)

# 2.3.5 Calculate the Turns of Primary, Secondary and Auxiliary $(N_P,\,N_S,\,N_A)$

The turns of primary winding,

$$N_{p} = \frac{L_{p} \cdot I_{PK}}{Ae \cdot \Delta B} \ge \frac{L_{p} \cdot I_{PK}}{Ae \cdot B \max}$$
(28)

As N<sub>PS</sub> and N<sub>P</sub> are fixed, we can get N<sub>S</sub> by

$$N_S = \frac{N_P}{N_{PS}} \tag{29}$$

Turns of auxiliary winding is,

$$N_A = \frac{N_S \cdot V_A}{V_S} \tag{30}$$

#### 2.3.6 Check the Maximum Duty Cycle of Primary Side

After turn ratio of primary side and secondary side is designed, the maximum duty cycle of primary side at low line voltage can be calculated again.

Considering the Volt-second balance between magnetizing and de-magnetizing, the formula of duty cycle is

$$D_{\text{max}} = \frac{(V_{\text{O}} + V_{\text{d}}) \cdot N_{\text{PS}}}{V_{\text{indc}} \cdot \eta_{\text{i}}} \cdot \frac{t_{\text{ons}}}{t_{\text{sw}}}$$
(31)

#### 2.3.7 Check Reverse Voltage of Auxiliary Diode

If  $N_P$  and  $N_A$  is fixed according to design step 2.3.5, real reverse voltage of auxiliary diode can be calculated by formula (32).

$$V_{dar} = V_A + \frac{V_{indc\_max} \cdot N_A}{N_P}$$
 (32)



# 2.4 Feedback Resistors Design



Figure 6. Feedback Resistors Circuit

From above Figure 6,

$$V_{o} = V_{FB} \cdot \frac{(R_{FB1} + R_{FB2})}{R_{FB2}} \cdot \frac{N_{S}}{N_{A}} - V_{D}$$
(33)

$$\frac{R_{FB1}}{R_{FB2}} = \frac{V_o + V_D}{N_S \cdot V_{FB}} \cdot N_A - 1$$
 (34)

Through adjusting  $R_{FB1}$  and  $R_{FB2}$ , a suitable output voltage can be achieved. The recommended values of  $R_{FB1}$  and

 $R_{FB2}$  are within  $5k\Omega$  to  $100k\Omega$ .

### 2.5 Line Compensation Design

The internal line compensation function in AP3772 is shown in Figure 7. S1 is closed when the primary switch is "ON". The line voltage can be detected from the FB pin. The detected voltage internally compensates the peak current. So the line compensation is determined by  $R_{\rm LINE}$ . In different applications, the value of  $R_{\rm LINE}$  is different.



Figure 7. Line Compensation Circuit





Figure 8. Waveform of FB Pin

The negative voltage V<sub>N</sub> of FB pin (in Figure 8) is linear to line voltage. The AP3772 samples  $V_{\rm N}$  to realize the line compensation.

$$V_{N} = V_{indc} \cdot \frac{N_{A}}{N_{P}} \cdot \frac{R_{FB2}}{R_{FB1} + R_{FB2}}$$
(35)

The compensated voltage of line compensation (V<sub>CS LINE</sub>) can be calculated by the following formula,

$$V_{CS\_LINE} = V_N \cdot \frac{1}{670k} \cdot 0.8 \cdot R_{LINE}$$
 (36)

This is designed to compensate the additional voltage of  $V_{CS}$  introduced by  $t_{delay}$ , which is the delay time of internal drivers of IC and primary side switch.

$$V_{delta} = V_{indc} \cdot \frac{t_{delay}}{L_{P}} \cdot R_{cs} \tag{37}$$

Then R<sub>LINE</sub> can be adjusted to achieve excellent line

regulation of output current.

$$R_{\text{LINE}} = \left(\frac{t_{\text{delay}}}{Lp} \cdot R_{\text{cs}}\right) / \left(\frac{N_{\text{A}}}{N_{\text{P}}} \cdot \frac{R_{\text{FB2}}}{R_{\text{FB1}} + R_{\text{FB2}}} \cdot \frac{0.8}{670k}\right)$$
(38)

## 2.6 Cable Compensation Design

Three versions of IC are designed to meet different requirement for cable voltage compensation. As we know, an increase voltage at  $V_{FB}$  ( $\Delta V_{FB\_CABLE}$ ) will introduce an increase voltage at  $V_{OUT}$  ( $\Delta V_{OUT\_CABLE}$ ), which is a linear function of the output load (I<sub>OUT</sub>). Then in application of AP3772, CPC pin detects the load information and a corresponding delta voltage is added to V<sub>FB</sub> to compensate the voltage drop at output cable.

As defined in datasheet below, for example, in AP3772A, there is a total voltage increase of 6% at  $V_{\text{FB}}$  when the output is at full load (I<sub>OUT\_MAX</sub>). And if the output is at 10%\*I<sub>OUT MAX</sub>, the increase voltage of V<sub>FB</sub> is 0.6%. Proper version of IC can be chosen according to the resistance of the output cable.

| CABLE COMPENSATION SECTION    |                                              |         |  |   |   |   |   |  |  |
|-------------------------------|----------------------------------------------|---------|--|---|---|---|---|--|--|
| Cable Compensation<br>Voltage |                                              | AP3772A |  | 5 | 6 | 7 | % |  |  |
|                               | $\Delta  m V_{FB}$ $_{ m CABLE}/ m V_{FB}$ % | AP3772B |  | 2 | 3 | 4 | % |  |  |
|                               | _CABLE/ V FB /0                              | AP3772C |  |   | 0 |   | % |  |  |

Assume

$$\Delta V_{FB}\% = \frac{\Delta V_{FB\_CABLE}}{V_{EB}} \tag{39}$$

Then from Figure 6,

$$\Delta V_{OUT\_CABLE} = \Delta V_{FB} \% \cdot V_{FB} \cdot \frac{R_{FB1} + R_{FB2}}{R_{FB2}} \cdot \frac{N_s}{N_A} = I_{O\_MAX} \cdot R_{CABLE}$$
 (40)

Then after  $\Delta V_{FB}$ % is calculated, proper version of AP3772 can be chosen accordingly.

$$\Delta V_{FB} \% = I_{O_{-MAX}} \cdot R_{CABLE} / (V_{FB} \cdot \frac{R_{FB1} + R_{FB2}}{R_{FB2}} \cdot \frac{N_S}{N_A})$$
 (41)

# Design Example (for 5V/1.2A application):

Specification:

Input voltage:  $85V_{AC}$  to  $265V_{AC}$ Output voltage @ cable: V<sub>O CABLE</sub>=5V

Output current: I<sub>0</sub>=1.2A

Output voltage @ PCB: Vo=5.13V, (AWG22 Cable, Length

of cable=100cm)



Other setting by users:

Switching frequency: f<sub>SW</sub>=65kHz

Forward voltage of secondary diode:  $V_d$ =0.4V Forward voltage of auxiliary diode:  $V_{da}$ =1.1V

V<sub>CC</sub> voltage: V<sub>CC</sub>=14V

Core\_type: RM5 (Ae=23.7mm<sup>2</sup>), Bmax<3000GS

 $V_{dc\_spike}$ =50V (with snubber circuit)

#### **Design Steps:**

### 1) Calculate turn ratio of transformer (N<sub>PS</sub>)

$$N_{PS} \le N_{PS\_MAX} = \frac{V_{indc\_min} \cdot \eta_i}{V_c} \cdot (\frac{k}{2} - 1.1) = 15.8$$
 (42)

$$V_{indc\ min} = V_{inac\ min} \cdot \sqrt{2} - 40 \tag{43}$$

Considering some margin for Flyback PSR control, we choose  $N_{PS}$ =15.5.

# 2) Check stress voltage of primary side switch and reverse voltage of secondary diode

According to formulas (23) (24) and the selected  $N_{PS}$ , proper power devices could be chosen.

$$V_{ds\_switch} = V_{dc\_spike} + V_{indc\_max} + \frac{V_S \cdot N_P}{N_S} = 510V < 700V$$
 (44)

$$V_{dr} = V_{\rm S} + \frac{V_{indc\_max} \cdot N_{\rm S}}{N_{\rm P}} = 29V < 40V$$
 (45)

# 3) Calculate the peak current of primary side and current sense resistor ( $I_{PK}\ \&\ R_{CS})$

$$I_{pk} = \frac{I_{pks}}{N_{PS} \cdot \eta_i} = \frac{k \cdot I_{O}}{N_{PS} \cdot \eta_i} = 330 \text{mA}$$
 (46)

$$R_{CS} = \frac{V_{CS}}{I_{pk}} = 1.5 \,\Omega \tag{47}$$

## 4) Calculate the inductance of primary side---L<sub>P</sub>

$$L_{P} = \frac{2 \cdot V_{S} \cdot I_{O}}{I_{PK}^{2} \cdot f_{SW} \cdot \eta_{i}^{2}} = 1.9mH \tag{48}$$

# 5) Calculate the turns of primary, secondary and auxiliary $(N_P,\,N_S,\,N_A)$

$$N_p = \frac{L_p \cdot I_{PK}}{Ae \cdot \Delta B} \ge \frac{L_p \cdot I_{PK}}{Ae \cdot B \max} = 89.8 T \tag{49}$$

We choose N<sub>P</sub>=93T

$$N_{S} = \frac{N_{P}}{N_{PS}} = 6 T$$
 (50)

$$N_A = \frac{N_S \cdot V_A}{V_S} = 16 T \tag{51}$$

### 6) Check the maximum duty cycle of primary side

The maximum duty cycle of primary side is calculated as following,

$$D = \frac{(V_0 + V_d) \cdot N_{PS} \cdot 0.4}{V_{indc} \cdot \eta_i} = 0.49$$
 (52)

## 7) Check reverse voltage of auxiliary diode

$$V_{dar} = V_A + \frac{V_{indc\_max} \cdot N_A}{N_P} = 79V \tag{53}$$

#### 8) Feedback Resistors

$$\frac{R_{FB1}}{R_{FB2}} = \frac{V_o + V_D}{N_S \cdot V_{FB}} \cdot N_A - 1 = 2.56 \tag{54}$$

$$R_{FB1}=24.9k\Omega, R_{FB2}=9.85k\Omega$$

### 9) Line Compensation Resistors

$$R_{LINE} = \left(\frac{t_{delay}}{Lp} \cdot R_{cs}\right) / \left(\frac{N_A}{N_P} \cdot \frac{R_{FB2}}{R_{FR1} + R_{FR2}} \cdot \frac{0.8}{670k}\right) = 3.4k \,\Omega \quad (55)$$

#### 10) Cable Compensation Choice

 $V_{FB}$ =4.04V, the same in three versions of AP3772. Then,

$$V_{FB}\% = I_{O_{-MAX}} \cdot R_{CABLE} / (V_{FB} \cdot \frac{R_{FB1} + R_{FB2}}{R_{FB2}} \cdot \frac{N_S}{N_A}) = 2.4\%$$
 (56)

According to datasheet information, AP3772B is a better choice.

$$V_{O_{\_FL}} = V_{O_{\_NL}} + (V_{FB}\% \cdot V_{FB} \cdot \frac{R_{FB1} + R_{FB2}}{R_{FB2}} \cdot \frac{N_S}{N_A}) - I_{O_{\_MAX}} \cdot R_{CABLE} = 5.03V_{CABLE} = 5.$$

(57)

Where  $V_{O_NL}$ =5V. Therefore, the output voltage at cable terminal at full load is a little higher than the voltage at no load.



# **Design Results Summary:**

| 1.Maximum peak current of primary side and R <sub>CS</sub> |         |               |                                                              |  |  |  |  |
|------------------------------------------------------------|---------|---------------|--------------------------------------------------------------|--|--|--|--|
| $I_{PK}$                                                   | 330     | mA            | Peak current of primary side                                 |  |  |  |  |
| R <sub>CS</sub>                                            | 1.5     | Ω             | Current sensed resistor                                      |  |  |  |  |
| 2.Transformer                                              |         |               |                                                              |  |  |  |  |
| L <sub>P</sub>                                             | 1.90    | mH            | Inductance of primary side                                   |  |  |  |  |
| N <sub>PS</sub> =                                          | 15.5    | Turn ratio of | tio of primary and secondary                                 |  |  |  |  |
| N <sub>P</sub>                                             | 93      | Т             | Turns of primary side                                        |  |  |  |  |
| $N_{\rm S}$                                                | 6       | Т             | Turns of secondary side                                      |  |  |  |  |
| N <sub>A</sub>                                             | 16      | Т             | Turns of auxiliary side                                      |  |  |  |  |
| D <sub>MAX</sub>                                           | 0.49    |               | Maximum duty cycle of primary side at V <sub>INDC</sub> =80V |  |  |  |  |
| 3. Primary power switch and diode                          |         |               |                                                              |  |  |  |  |
| V <sub>ds_switch</sub>                                     | 510     | V             | Voltage stress of primary power switch                       |  |  |  |  |
| V <sub>dr</sub>                                            | 29      | V             | Maximum reverse voltage of secondary diode                   |  |  |  |  |
| V <sub>dar</sub>                                           | 79      | V             | Maximum reverse voltage of auxiliary diode                   |  |  |  |  |
| 4. Voltage feedback resistors                              |         |               |                                                              |  |  |  |  |
| R <sub>FB1</sub>                                           | 24.9k   | Ω             | Feedback resistor at upside from auxiliary side to FB pin    |  |  |  |  |
| R <sub>FB2</sub>                                           | 9.85k   | Ω             | Feedback resistor at downside from FB pin to GND             |  |  |  |  |
| 5. Line compensation resistor                              |         |               |                                                              |  |  |  |  |
| R <sub>LINE</sub>                                          | 3.4k    | Ω             | Line compensation resistor                                   |  |  |  |  |
| 6.Cable Compensation                                       |         |               |                                                              |  |  |  |  |
| IC version                                                 | AP3772B |               |                                                              |  |  |  |  |
| V <sub>O_NL</sub>                                          | 5       | V             | Output cable voltage @ no load                               |  |  |  |  |
| V <sub>O_FL</sub>                                          | 5.03    | V             | Output cable voltage @ full load                             |  |  |  |  |

# 3. Summary

In order to get good performance of AP3772, it is important to correctly design standby power, switching frequency, transformer parameters, feedback resistance and line compensation resistance. This application note only gives a

preliminary design guideline about these aspects and considers ideal conditions, so some parameters need to be adjusted slightly on the basis of the calculated results.



# 4. Application of AP3772 with AP4340



Figure 9. Typical Application Circuit of AP3772 with AP4340

In Primary Side Regulation of AP3772 application, if AP4340 is used at secondary side as the output voltage regulator, excellent dynamic response and low standby power can be achieved. When detecting the output voltage lower than a certain level, the AP4340 outputs periodical signals which will be coupled to auxiliary side and detected by AP3772. By fast response and cooperation, AP4340 and

AP3772 can effectively improve the transient performance for Primary Side Regulation power system. Besides, dummy load is not needed at secondary side and as a result standby power will be decreased. For more detailed operating principles, please refer to Application Note of AP4340 (Application Note 1078 BCD).