1. Introduction
The AP3771 uses Pulse Frequency Modulation (PFM) method to realize Discontinuous Conduction Mode (DCM) operation for FLYBACK power supplies. The principle of PFM is different with that of Pulse Width Modulation (PWM), so the design of transformer is also different.

The AP3771 can provide accurate constant voltage, constant current (CV/CC) regulation by using Primary Side Regulation (PSR). AP3771 has the special technique to suppress the audio noise, internal line compensation to reduce the number of system components, fixed cable compensation to compensate the voltage drop on different output cable for achieving good CV regulation.

The AP3771 can achieve low standby power less than 30mW.

Figure 1 is AP3771 typical application circuit, which is a FLYBACK converter controlled by AP3771 with a 3-winding transformer---Primary winding (Np), Secondary winding (Ns) and Auxiliary winding (Na). The AP3771 senses the auxiliary winding feedback voltage at FB pin and obtains power supply at VCC pin.

Figure 2 is the typical operation waveforms of PFM controller. In this figure, a series of relative ideal operation waveforms are given to illustrate some parameters used in following design steps. And the nomenclature of the parameters in Figure 2 is illustrated.

V_{\text{driv}}---A simplified driving signal of primary MOSFET

V_{\text{SEC}}---The transient voltage of secondary
V_{\text{S}}---\text{the sum of } V_{\text{O}} \text{ and forward voltage of rectification diode}
I_{\text{P}}---\text{The primary side current}
I_{\text{S}}---\text{The secondary side current}
I_{\text{PK}}---\text{Peak current of primary side}
I_{\text{PKS}}---\text{Peak current of secondary side}
t_{\text{SW}}---\text{The period of switching frequency}
t_{\text{ONP}}---\text{The time of primary side “ON”}
t_{\text{ONS}}---\text{The time of secondary side “ON”}
t_{\text{OFF}}---\text{The discontinuous time}
t_{\text{OFFS}}---\text{The time of secondary side “Off”}
2. Five Aspects for System Design

1. Low Standby Power Design
2. Switching Frequency Design
3. Transformer and Power Devices Design
4. Feedback Resistors Design
5. Line Compensation Design

2.1 Low Standby Power Design

In order to achieve low standby power, AP3771 decreases the minimum operating voltage. In order to achieve the lower power loss performance, the startup resistor $R_{ST1} + R_{ST2}$ should be as high as possible on the premise of meeting turn on delay time requirement. The selection of dummy load resistor is a tradeoff between standby power and I-V Curve.

2.2 Switching Frequency Design

Figure 2. Operation Waveforms

Figure 3. Relationship Between $V_{CPC}$, $f_{SW}$ and $I_o$ at Constant Peak Current Mode
When the constant peak current is adopted, the voltage of CPC pin is increased linearly with load increasing. The maximum value of $V_{\text{CPC}}$ is equal to

$$\frac{t_{\text{on}}}{f_{\text{sw}}} \cdot \frac{V_{\text{DD}}}{8} = \frac{4}{3} \cdot 3.5V = 1.75V$$  \hspace{1cm} (1)

The primary current $i_p(t)$, as shown in Figure 2, is sensed by a current sense resistor $R_{\text{CS}}$. The power transferring from input to output is given by:

$$P_o = \frac{1}{2} \cdot L_p \cdot I_p^2 \cdot f_{\text{sw}} \cdot \eta$$  \hspace{1cm} (2)

Where, the $f_{\text{sw}}$ is the switching frequency. $\eta$ is the efficiency of the system. When the peak current $I_{\text{PK}}$ is constant, the output power depends on the switching frequency $f_{\text{SW}}$. $f_{\text{SW}}$ is linearly increased with load increasing.

In AP3771, two-segmented peak current is used to realize audio noise suppression. The peak current is about 0.5V when $I_o > 0.42I_{\text{max}}$, and the peak current is about 0.5V/1.5 when $I_O < 0.42I_{\text{max}}$.

So, the voltage of CPC pin ($V_{\text{CPC}}$) and switching frequency ($f_{\text{SW}}$) has a leap at about 42% of load. At the leap point, if the peak current is changed from 0.5V (high $I_{\text{PK}}$) to 0.33V (low $I_{\text{PK}}$), the voltage of CPC pin at low $I_{\text{PK}}$ will be increased to 1.5 times of $V_{\text{CPC}}$ at high $I_{\text{PK}}$, and the switching frequency $f_{\text{SW}}$ at low $I_{\text{PK}}$ will be increased to 2.25 times of $f_{\text{SW}}$ at high $I_{\text{PK}}$. So the range of load working in the audio frequency is suppressed.
In order to avoid oscillation, a hysteresis is added at the conversion between low \( I_{PK} \) and high \( I_{PK} \). Considering the relationship between audio noise and flux density of transformer, \( \Delta B \leq 2500 \) gauss is better for audio noise suppression.

The low limitation of maximum switching frequency is given by audio noise suppression. And the upper limit of the AP3771 can be up to 120kHz. But this is only the limit of the IC; the finally designed maximum switching frequency is determined by the tradeoff between the efficiency, mechanical dimensions and thermal performance.

2.3 Transformer and Power Devices Design

In Constant Current operation of AP3771, the CC loop control function of AP3771 will keep a fixed proportion between \( D1 \) (on Figure 1) on-time \( t_{ONS} \) and \( D1 \) off-time \( t_{OFFS} \) (in Figure 2) by discharging or charging a capacitor embedded in the IC. The fixed proportion is

\[
\frac{t_{ONS}}{t_{OFFS}} = \frac{4}{4}
\]

(3)

The relationship between the output constant-current and secondary peak current \( I_{PKS} \) is given by:

\[
I_o = \frac{1}{2} \cdot I_{PK} \cdot \frac{t_{ONS}}{t_{ONS} + t_{OFFS}}
\]

(4)

At the instant of \( D1 \) turn-on, the primary current transfers to the secondary at an amplitude of:

\[
I_{PK} = \frac{N_S}{N_P} \cdot I_{PK}
\]

(5)

Thus the output constant-current is given by:

\[
I_o = \frac{1}{2} \cdot \frac{N_S}{N_P} \cdot I_{PK} \cdot \frac{t_{ONS}}{t_{ONS} + t_{OFFS}} = \frac{1}{4} \cdot \frac{N_S}{N_P} \cdot I_{PK}
\]

(6)

2.3.1 Calculate the Max. turn ratio of XFMR (N\( \text{MAX} \))

The maximum turn ratio of XFMR should be designed first, which is to ensure that the system should work in DCM in all working conditions, especially at the min. input voltage and full load.

As we know, if the system can meet equation (7) at minimum input voltage and full load, it can work in DCM under all working conditions.

\[
t_{SW} \geq t_{ONS} + t_{ONS}
\]

(7)

For the primary side current,

\[
t_{ONS} = I_{PK} \cdot \frac{L_P}{V_{indc}}
\]

(8)

Where \( L_P \) is the inductance of primary winding.

\( V_{indc} \) is the rectified DC voltage of input.

When \( V_{indc} \) is the minimum value, the maximum \( t_{ONS} \) can be obtained. So,

\[
t_{ONS, MAX} = I_{PK} \cdot \frac{L_P}{V_{indc, min}}
\]

(9)

For the secondary side current,

\[
t_{ONS} = I_{PKS} \cdot \frac{L_S}{V_S}
\]

(10)

In (10), \( L_S \) is the inductance of secondary winding.

\( V_S = V_o + V_d, \) \( V_d \) is the forward voltage of secondary diode.

For (10), in CV regulation, the \( V_S \) is a constant voltage, so \( t_{ONS} \) is a constant value with different input voltage.

In FLYBACK converter, when the primary transistor turns ON, the energy stored in the magnetizing inductance \( L_P \).

So the power transferring from the input to the output is given by,

\[
P_m = P_m \cdot \frac{N_S}{N_P} \cdot I_{PK} \cdot \eta_m
\]

(11)

\[
P_m = \frac{1}{2} \cdot L_P \cdot I_{PK}^2 \cdot f_{SW}
\]

(12)

Here, \( P_m \) is input power of transformer, not including all of the power loss at primary side (Rectifier, RCD snubber, BJT and so on).

\( \eta_m \) is definition to the input efficiency of system, which is about 0.9.

Then,

\[
t_{SW} = \frac{L_P \cdot I_{PK}^2}{2 \cdot P_m \cdot \eta_m}
\]

(13)

\( t_{SW} \), \( t_{ONS} \) and \( t_{ONS} \) in (7) are replaced with (13), (9) and (10),

\[
\frac{L_P \cdot I_{PK}^2}{2 \cdot P_m \cdot \eta_m} \geq I_{PK} \cdot \frac{L_p}{V_s} + I_{PK} \cdot \frac{L_P}{V_{indc, min}}
\]

(14)

Because the peak current and inductance of primary side and secondary side have the following relationship,

\[
I_{PKS} = N \cdot I_{PK} \cdot \eta_i
\]

(15)
Here, $N$ is the turn ratio of primary and secondary sides, $\eta_i = 0.95$, which is the efficiency of $I_{PK}$ and $I_{PKS}$.

With (14), (15) and (16), then,

$$\frac{I_{pk}}{2 \cdot P_m \cdot \eta_m} \geq \frac{\eta_i}{V_S \cdot N} \cdot \frac{l}{V_m}$$

(17)

Because,

$$P_m = \frac{V_o \cdot I_o}{\eta}$$

(18)

$\eta$ is the system efficiency from input to output.

At full load, the system will work in the boundary of CC regulation. $I_o$ can be given by,

$$I_o = \frac{1}{2} \cdot \frac{t_{OSS}}{t_{SW}} \cdot I_{PKS}$$

(19)

Then, $I_{PKS}$ can be defined,

$$I_{PKS} = k \cdot I_o$$

(20)

In the design of AP3771,

$$k = \frac{2 \cdot t_{SW}}{t_{OSS}} = 4$$

(21)

The following can be obtained,

$$N \leq N_{\text{max}} = V_{\text{inst.min}} \cdot \left(1 - \frac{\eta_i}{2 \cdot V_o \cdot \eta_m} \cdot \frac{l}{V_o + V_d} \right)$$

(22)

Then $N$ is fixed as less than or equal to $N_{\text{MAX}}$.

### 2.3.2 Calculate the peak current of primary side and current sensed resistor ($I_{PK}$ & $R_{CS}$)

$I_{PK}$ can be calculated by the output current.

$$I_{pk} \cdot \eta_i = \frac{I_{pk}}{N} = \frac{k \cdot I_o}{N}$$

(23)

Here, $k=4$, $\eta_i = 0.9$, which is the efficiency of $I_{PK}$ and $I_{PKS}$.

In AP3771, 0.5V is an internal reference voltage. If the sensed voltage $V_{CS}$ reaches 0.5V, the power MOSFET will be shut down and $I_{ONP}$ will be ended.

$$R_{CS} = \frac{0.5V}{I_{pk}}$$

(24)

So $R_{CS}$ can be obtained from (24) and selected with a real value from the standard resistor series. We recommend using 1% tolerance resistors for $R_{CS}$. After $R_{CS}$ is selected, $I_{PK}$ should be modified based on the selected $R_{CS}$.

From formula (23), the turn ratio of primary and secondary side $N$ can be re-calculated.

$$N = \frac{k \cdot I_o}{I_{pk} \cdot \eta_i} \quad (k = 4)$$

(25)

### 2.3.3 Calculate the inductance of primary side---$L_P$

The primary side inductance $L_P$ determines the stored energy. $L_P$ should be big enough to store enough energy, so that $P_{O_{\text{Max}}}$ can be obtained first, from the system version.

From formula (18), the output power can be given by,

$$P_o = \frac{1}{2} \cdot L_p \cdot I_{pk}^2 \cdot f_{SW} \cdot \eta_o \cdot \eta$$

(26)

Where $f_{SW}$ was set by the user based on definite requirement.

Then, $L_p$ can be gotten by,

$$L_p = \frac{2 \cdot P_o}{f_{SW} \cdot \eta_o \cdot \eta}$$

(27)

### 2.3.4 Calculate the turns of primary, secondary and auxiliary

The turns of primary winding,

$$N_p = \frac{L_P \cdot I_{PK}}{Ae \cdot \eta} \geq \frac{L_P \cdot I_{PK}}{Ae \cdot \eta_{\text{max}} \cdot \eta}$$

(28)

First, the reasonable core-type and $\Delta B$ should be selected. $Ae$ can be gotten automatically after core-type is selected.

As we know,

$$N_S = N_p \cdot \frac{N}{N}$$

(29)

And the turns of auxiliary winding,

$$N_A = \frac{N_S \cdot V_S}{V_A}$$

(30)

Where, $V_S$ is equal to $V_o + V_d$. $V_A = V_{CC} + V_d$, $V_{CC}$ is the set IC supply voltage and $V_d$ is the voltage drop of the auxiliary diode.

For AP3771, the typical value of UVLO is decreased to 6.5V, so the supply voltage of IC, $V_{CC}$ can be set to a typical value---13V.

### 2.3.5 Check the maximum duty cycle of primary side

After turn ratio of primary side and secondary side is
designed, the maximum duty cycle of primary side at low line voltage can be calculated again.

Considering the Volt-second balance between magnetizing and de-magnetizing, the formula of duty cycle is

\[ D = \frac{(V_A + V_y) \cdot N \cdot 0.5}{V_{\text{indc}}} \]  

(31)

2.3.6 Select diodes of secondary and auxiliary sides

Maximum reverse voltage of secondary side,

\[ V_{\text{rd}} = V_s + \frac{V_{\text{indc,max}} \cdot N_s}{N_p} \]  

(32)

Maximum reverse voltage of auxiliary side,

\[ V_{\text{rd}} = V_s + \frac{V_{\text{indc,max}} \cdot N_s}{N_p} \]  

(33)

In (32) and (33), the maximum DC input voltage should be used.

2.3.7 Select the primary side MOSFET

\[ V_{\text{dc_spike}} = V_{\text{dc}} + V_{\text{indc,max}} \cdot \frac{N_p}{N_s} \]  

(34)

Be careful that the value of \( V_{\text{dc_spike}} \) will be different with different snubber circuit.

Design Example 1
(for 12V/1A Adapter Application)

Specification:
Input voltage: 90VAC to 264VAC
Output voltage @ cable: \( V_o \) = 12V
Output current: \( I_o = 1A \)
Output voltage @ PCB, \( V_o = 12.3V \) (with 1.8m AWG24 cable)
\( k = 2 \cdot \frac{T_{SW}}{T_{ONs}} = 4 \)
Efficiency: \( \eta_i = 0.9 \)

Other setting by users:
Switching frequency: \( f_{SW} = 60kHz \)
Forward voltage of secondary diode: \( V_d = 0.4V \)
Forward voltage of auxiliary diode: \( V_{da} = 1.1V \)
\( V_{CC} = 18V \)
Core_type: EE19/16 (\( A_e = 22.4mm^2 \)), Bmax<3000GS
\( V_{dc,spike} = 50V \) (with snubber circuit)

Design Steps:

1) Calculate the maximum turn ratio of XFMR

\[ N_{\text{MAX}} = V_{\text{indc,min}} \cdot \left( \frac{k \cdot \eta_i \cdot \eta_s}{2 \cdot V_o \cdot \eta_s} \right) = 13.96 \]  

(35)

\[ V_{\text{indc,min}} = V_{\text{indc,min}} \cdot \sqrt{2 - 40} \]  

We choose \( N = 11 \)

2) Calculate the peak current of primary side and current sense resistor (\( I_{pk} \) & \( R_{CS} \))

\[ I_{pk} = \frac{I_{pk}}{N \cdot \eta_f} = \frac{k \cdot I_o}{N \cdot \eta_f} = 0.638 \]  

(36)

\[ R_{CS} = \frac{V_{CS,ref}}{I_{pk}} = 0.846 \]  

(37)

We choose

\( R_{CS} = 0.85\Omega \),
\( I_{pk} = 0.64A \),

3) Calculate the inductance of primary side—\( L_p \)

\[ L_p = \frac{2 \cdot P_o}{f_{SW} \cdot \eta_s} = 1.15mH \]  

(40)

We choose \( L_p = 1.15mH \)

4) Calculate the turns of primary, secondary and auxiliary sides (\( N_p, N_s, N_a \))

\[ N_p = \frac{L_p \cdot I_{pk}}{A_e \cdot AB} \geq \frac{L_p \cdot I_{pk}}{A_e \cdot B_{max}} = 109.43 \]  

(41)

\[ N_p = 110 \]  

(42)

\[ N_s = \frac{N_p}{N} = 10 \]  

(43)

5) Check the maximum duty cycle of primary side

The maximum duty cycle of primary side is calculated as following,

\[ D = \frac{(V_A + V_y) \cdot N \cdot 0.4}{V_{\text{indc}}} = 0.55 \]  

(44)

6) Select diodes of secondary and auxiliary sides

Maximum reverse voltage of secondary and auxiliary side,
Design Results Summary:

1. Calculate the maximum peak current of primary side and RCS

<table>
<thead>
<tr>
<th>IPK</th>
<th>640 mA</th>
<th>Peak current of primary side</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCS</td>
<td>0.85 Ω</td>
<td>Current sensed resistor</td>
</tr>
</tbody>
</table>

2. Design transformer

<table>
<thead>
<tr>
<th>LP</th>
<th>1.15 mH</th>
<th>Inductance of primary side</th>
</tr>
</thead>
<tbody>
<tr>
<td>N</td>
<td>11</td>
<td>Turn ratio of primary and secondary</td>
</tr>
<tr>
<td>NP</td>
<td>110 T</td>
<td>Turn ratio of primary side</td>
</tr>
<tr>
<td>NA</td>
<td>15 T</td>
<td>Turn ratio of auxiliary side</td>
</tr>
<tr>
<td>DM</td>
<td>0.55 T</td>
<td>Maximum duty cycle of primary side at VINDC=80V</td>
</tr>
</tbody>
</table>

3. Select diode and primary transistor

| Vdc  | 47 V   | Maximum reverse voltage of secondary diode |
| Vdac | 70 V   | Maximum reverse voltage of auxiliary diode |
| VdcMax | 564 V | Voltage stress of primary transistor |

Design Example 2
(for 12V/1.5A Adapter Application)

Specification:
Input voltage: 90VAC to 264VAC
Output voltage @ cable: VDCABLE=12V
Output current: I0=1.5A
Output voltage @ PCB, V0=12.24V (with 1.5m AWG22 cable)
k=2*TSW/TONS=4
Efficiency: η = 0.75, ηa = 0.9, ηl = 0.9

Other setting by users:
Switching frequency: fSW=50kHz
Forward voltage of secondary diode: Vf=0.4V
Forward voltage of auxiliary diode: Va=1.1V
VC voltage: VCC=14V
Core type: EE20 (Ae=31mm²), Bmax<3000GS
Vdc_spike=50V (with snubber circuit)

Design Steps:

1) Calculate the maximum turn ratio of XFMR

\[ N_{\text{MAX}} = V_{\text{indc, min}} \cdot \left( \frac{k \cdot \eta}{2 \cdot V_r \cdot \eta_a \cdot \eta_l} - \frac{\eta_l}{V_r + V_d} \right) = 14.05 \]  

\[ V_{\text{indc, min}} = V_{\text{indc, max}} \cdot \sqrt{2} = 40 \]  

We choose N=10

2) Calculate the peak current of primary side and current sense resistor (Ipk & RCS)

\[ I_{\text{pk}} = I_{\text{pk, ref}} \cdot \frac{k \cdot I_d}{N \cdot \eta_l} = 0.97 \]  

\[ R_{\text{CS}} = V_{\text{CS, ref}} / I_{\text{pk}} = 0.56 \]  

We choose

\[ R_{\text{CS}} = 0.56 \Omega, \]  

\[ I_{\text{pk}} = 0.97 \Omega, \]  

3) Calculate the inductance of primary side—LP
\[
L_p = \frac{2 \cdot P_O}{f_{SW} \cdot \eta} = 0.89 \text{mH} \quad (55)
\]

We choose \( L_p = 0.9 \text{mH} \).

4) Calculate the turns of primary, secondary and auxiliary sides \((N_P, N_S, N_A)\)

\[
N_P = \frac{L_p \cdot I_{PK}}{Ae \cdot AB} \geq \frac{L_p \cdot I_{PK}}{Ae \cdot B_{\text{max}}} = 92.9
\]

\[
N_p = 100
\]

\[
N_S = \frac{N_p}{N_S} = 10
\]

\[
N_A = \frac{N_S \cdot V_d}{V_S} = 12
\]

5) Check the maximum duty cycle of primary side

The maximum duty cycle of primary side is calculated as following,

\[
D = \frac{(V_O + V_p) \cdot N \cdot 0.4}{V_{\text{indc}}} = 0.48 \quad (59)
\]

6) Select diodes of secondary and auxiliary sides

\[
V_{d_{s}} = V_s + \frac{V_{\text{indc}_{\text{max}}} \cdot N_S}{N_p}
\]

\[
V_{d_{a}} = V_d + \frac{V_{\text{indc}_{\text{max}}} \cdot N_A}{N_p}
\]

7) Select primary side MOSFET

\[
V_{d_{\text{max}}} = V_{d_{\text{spike}}} + V_{\text{indc}_{\text{max}}} + \frac{V_d \cdot N_p}{N_S} = 550V
\]

**Design Results Summary:**

<table>
<thead>
<tr>
<th>1. Calculate the maximum peak current of primary side and (R_{CS} )</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>(I_{PK}^{\text{max}})</td>
<td>970 mA</td>
</tr>
<tr>
<td>(R_{CS}^{\text{max}})</td>
<td>0.56 (\Omega)</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>2. Design transformer</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>(L_p^{\text{max}})</td>
<td>0.9 mH</td>
</tr>
<tr>
<td>(N)</td>
<td>10</td>
</tr>
<tr>
<td>(N_P^{\text{max}})</td>
<td>100 T</td>
</tr>
<tr>
<td>(N_S^{\text{max}})</td>
<td>10 T</td>
</tr>
<tr>
<td>(N_A^{\text{max}})</td>
<td>12 T</td>
</tr>
<tr>
<td>(D_{\text{MAX}})</td>
<td>0.48</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>3. Select diode and primary transistor</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{d_{s}}^{\text{max}})</td>
<td>50 V</td>
</tr>
<tr>
<td>(V_{d_{a}}^{\text{max}})</td>
<td>60 V</td>
</tr>
<tr>
<td>(V_{d_{\text{Max}}}^{\text{max}})</td>
<td>550 V</td>
</tr>
</tbody>
</table>
2.4 Feedback Resistors Design

From above Figure 6,

\[ V_o = V_{FB} \left( \frac{R_{FB1} + R_{FB2}}{R_{FB2}} \right) \left( \frac{N_S}{N_A} \right) - V_D \]  \hspace{1cm} (65)

Through adjusting \( R_{FB1} \) and \( R_{FB2} \), a suitable output voltage can be achieved. The recommended values of \( R_{FB1} \) and \( R_{FB2} \) are within 5k\( \Omega \) to 50k\( \Omega \).

2.5 Line Compensation Design

The internal line compensation function in AP3771 is shown in Figure 7. S1 is closed when the primary switch is "ON". The line voltage can be detected from the FB pin. The detected voltage internally compensates the peak current. So the line compensation is determined by \( R_{LINE} \). In different application, the value of \( R_{LINE} \) is different.
The negative voltage $V_N$ of FB pin (in Figure 8) is linear to line voltage. The AP3771 samples $V_N$ to realize the line compensation.

$$V_N = \frac{R_{FB2}}{R_{FB1} + R_{FB2}} \frac{N_L}{N_P} \cdot V_{indc}$$  \hspace{1cm} (66)

The compensated voltage of line compensation ($V_{CS,LINE}$) can be calculated by the following formula,

$$V_{CS,LINE} = R_{line} \cdot K \cdot \frac{1}{670k} \cdot V_N$$

$$= R_{line} \cdot 0.8 \cdot \frac{1}{670k} \cdot \frac{R_{FB2}}{R_{FB1} + R_{FB2}} \frac{N_L}{N_P} \cdot V_{indc}$$  \hspace{1cm} (67)

So, $R_{LINE}$ can be adjusted to achieve excellent line regulation of output current.

3. Summary

In order to get good performance of AP3771, it’s important to design transformer, line compensation and feedback resistance correctly. This application only gives a preliminary design guideline about these aspects and considers ideal conditions, so some parameters need to be adjusted slightly on the basis of the calculated results.