1. Introduction

The AP3770 uses Pulse Frequency Modulation (PFM) method to realize Discontinuous Conduction Mode (DCM) operation for FLYBACK power supplies. The principle of PFM is different with that of Pulse Width Modulation (PWM), so the design of transformer is also different.

The AP3770 can provide accurate constant voltage, constant current (CV/CC) regulation by using Primary Side Regulation (PSR). AP3770 has the special technique to suppress the audio noise, internal line compensation to reduce the number of system components, fixed cable compensation to compensate the voltage drop on different output cable for achieving good CV regulation, better undershoot results with AP4340 when dynamic occurs.

The AP3770 can achieve low standby power less than 30mW.

Figure 1 is AP3770 typical application circuit, which is a FLYBACK converter controlled by AP3770 with a 3-winding transformer---Primary winding (Np), Secondary winding (Ns) and Auxiliary winding (Na). The AP3770 senses the auxiliary winding feedback voltage at FB pin and obtains power supply at VCC pin.

Figure 2 is the typical operation waveforms of PFM controller. In this figure, a series of relative idea operation waveforms are given to illustrate some parameters used in following design steps. And the nomenclature of the parameters in Figure 2 is illustrated.
2. Six Aspects for System Design
1. Low Standby Power Design
2. Switching Frequency Design
3. Transformer and Power Devices Design
4. Feedback Resistors Design
5. Line Compensation Design
6. Dynamic Response

2.1 Low Standby Power Design
In order to achieve low standby power, AP3770 decreases the minimum operating voltage. And due to proprietary Zero-Startup-Current technique, the startup up resistors R3+R4 should be higher to 10MΩ to 14MΩ to further lower the power loss. The recommended value of dummy load resistor R13 is 4.7KΩ to 10KΩ for a model with 5V output voltage. The selection of dummy load resistor is a tradeoff between standby power and I-V Curve.

2.2 Switching Frequency Design
When the constant peak current is adopted, the voltage of CPC pin is increased linearly with load increasing. The maximum value of $V_{\text{CPC}}$ is equal to

$$t_{\text{DSS}} \cdot V_{\text{DD}} = \frac{4}{10} \cdot 3.5V = 1.4V$$

(1)

The primary current $i_p(t)$ is sensed by a current sense resistor $R_{\text{CS}}$ as shown in Figure 2. The power transferring from input to output is given by:

$$P_{\text{O}} = \frac{1}{2} \cdot L_{p} \cdot I_{pk}^2 \cdot f_{SW}$$

(2)

Where, the $f_{SW}$ is the switching frequency. When the peak current $I_{PK}$ is constant, the output power depends on the switching frequency $f_{SW}$. $f_{SW}$ is linearly increased with load increasing.

In AP3770, two-segmented peak current is used to realize audio noise suppression. The peak current is about 0.5V when $I_o>42\%I_{\text{max}}$, and the peak current is about 0.5V/1.5 when $I_o<42\%I_{\text{max}}$.

![Figure 4. Relationship Between $V_{\text{CPC}}$, $f_{SW}$ and $I_o$ with Variable Peak Current](image)

So, the voltage of CPC pin and switching frequency has a mutation at about 42\% of load. At the mutation point, if the peak current is changed from 0.5V(high $I_{PK}$) to 0.33V(low $I_{PK}$), the voltage of CPC pin at low $I_{PK}$ will be increased to 1.5 times of $V_{\text{CPC}}$ at high $I_{PK}$ and the switching frequency $f_{SW}$ at low $I_{PK}$ will be increased to 2.25 times of $f_{SW}$ at high $I_{PK}$. So the range of load working in the audio frequency is suppressed.

![Figure 5. Hysteresis at Conversion Between Low $I_{PK}$ and High $I_{PK}$](image)
In order to avoid oscillation, a hysteresis is added at the conversion between low $I_{PK}$ and high $I_{PK}$. Considering the relationship between audio noise and flux density of transformer, $\Delta B \leq 2500$ gauss is better for audio noise suppression.

The low limitation of maximum switching frequency is given by audio noise suppression. And the upper limit of the AP3770 can be up to 120kHz. But this is only the limit of the IC; the finally designed maximum switching frequency is determined by the tradeoff between the efficiency, mechanical dimensions and thermal performance.

2.3 Transformer and Power Devices Design

In Constant Current operation of AP3770, the CC loop control function of AP3770 will keep a fixed proportion between D1 (in Figure 1) on-time $t_{ONS}$ and D1 off-time $t_{OFFS}$ (in Figure 2) by discharging or charging a capacitor embedded in the IC. The fixed proportion is

$$\frac{t_{ONS}}{t_{OFFS}} = \frac{4}{6} \quad (3)$$

The relationship between the output constant-current and secondary peak current $I_{PKS}$ is given by:

$$I_o = \frac{1}{2} \cdot I_{PKS} \cdot \frac{t_{ONS}}{t_{ONS} + t_{OFFS}} \quad (4)$$

At the instant of D1 turn-on, the primary current transfers to the secondary at an amplitude of:

$$I_{PKS} = \frac{N_S}{N_P} \cdot I_{PK} \quad (5)$$

Thus the output constant-current is given by:

$$I_o = \frac{1}{2} \cdot \frac{N_S}{N_P} \cdot I_{PK} \cdot \frac{t_{ONS}}{t_{ONS} + t_{OFFS}} = \frac{1}{5} \cdot \frac{N_S}{N_P} \cdot I_{PK} \quad (6)$$

Design Steps:

Step 1, a reasonable $I_{PK}$ of FLYBACK with AP3770 should be designed

1-1. Calculate the Max. turn ratio of XFMR

The maximum turn ratio of XFRM should be designed first, which is to ensure that the system should work in DCM in all working conditions, especially at the minimum input voltage and full load.

As we know, if the system can meet equation (7) at minimum input voltage and full load, it can work in DCM in all working conditions.

$$t_{SW} \geq t_{ONS} + t_{OFFS} \quad (7)$$

For the primary side current,

$$t_{ONP} = \frac{I_{PK} \cdot L_p}{V_{indc}} \quad (8)$$

Where $L_p$ is the inductance of primary winding. $V_{indc}$ is the rectified DC voltage of input. When $V_{indc}$ is the minimum value, the maximum $t_{ONP}$ can be obtained. So,

$$t_{ONP,MAX} = \frac{I_{PK} \cdot L_p}{V_{indc, min}} \quad (9)$$

For the secondary side current,

$$t_{ONS} = \frac{I_{PKS} \cdot L_s}{V_s} \quad (10)$$

In (10), $L_s$ is the inductance of secondary winding. $V_s = V_o + V_d$, $V_d$ is the forward voltage of secondary diode.

For (10), in CV regulation, the $V_s$ is a constant voltage, so $t_{ONS}$ is a constant value with different input voltage.

In FLYBACK converter, when the primary transistor turns ON, the energy stored in the magnetizing inductance $L_p$. So the power transferring from the input to the output is given by,

$$P_{in} = P_{in} \cdot \eta_{in} = V \cdot I_{in} \cdot \eta_i \quad (11)$$

$$P_{in} = \frac{1}{2} \cdot L_p \cdot I_{PK}^2 \cdot f_{SW} \quad (12)$$

Here, $P_{in}$ is input power of transformer, not including the all of the power loss at primary side (Rectifier, RCD snubber, BJT and so on).

$\eta_i$ is definition to the input efficiency of system, which is about 0.9.

Then,

$$t_{SW} = \frac{L_p \cdot I_{PK}^2}{2 \cdot P_{in} \cdot \eta_{in}} \quad (13)$$

$t_{SW}$, $t_{ONP}$ and $t_{ONS}$ in (7) are replaced with (13), (9) and (10),

$$\frac{L_p \cdot I_{PK}^2}{2 \cdot P_{in} \cdot \eta_{in}} \geq \frac{I_{PK} \cdot L_p}{V_s} + I_{PK} \cdot \frac{L_p}{V_{indc, min}} \quad (14)$$
Because the peak current and inductance of primary side and secondary side have the following relationship,

\[ I_{pk} = N \cdot I_{pk} \cdot \eta_i \]  

(15)

\[ \eta_i = 0.9, \text{ which is the efficiency of } I_{pk} \text{ and } I_{PKS}. \]

N is the calculated value of N_{max}.

\[ L_s = \frac{L_p}{N^2} \]  

(16)

Here, N is the turn ratio of primary and secondary sides.

With (14), (15) and (16), then,

\[ \frac{I_{pk}}{2 \cdot P_m \cdot \eta_m} \geq \frac{V_{ss} \cdot N}{V_m} \]  

(17)

Because,

\[ P_m = \frac{V_o \cdot I_o}{\eta} \]  

(18)

\[ \eta \] is the system efficiency.

At full load, the system will work in the boundary of CC regulation. I_o can be given by,

\[ I_o = \frac{1}{2} \cdot \frac{t_{OSS}}{t_{SW}} \cdot I_{pk} \]  

(19)

Then, I_{PKS} can be defined,

\[ I_{pk} = k \cdot I_o \]  

(20)

In the design of AP3770,

\[ k = \frac{2 \cdot t_{SW}}{t_{OSS}} = 5 \]  

(21)

The following can be obtained,

\[ N \leq V_{ode, max} \cdot \left( \frac{k \cdot \eta}{2 \cdot V_o \cdot \eta_m \cdot \eta_i} - \frac{\eta_i}{V_o + V_d} \right) \]  

(22)

1-2. Calculate the peak current of primary side and current sensed resistor

I_{pk} can be calculated by the output current.

\[ I_{pk} \cdot \eta_i = \frac{I_{pk} \cdot N}{N} \cdot \frac{k \cdot I_o}{N} \]  

(23)

Here, k=5.

In AP3770, 0.5V is an internal reference voltage. If the sensed voltage V_{CS} reaches 0.5V, the power transistor will be shut down and t_{ONP} will be ended.

\[ R_{CS} = \frac{0.5V}{I_{pk}} \]  

(24)

So R_{CS} can be obtained from (24) and selected with a real value from the standard resistor series. After R_{CS} is selected, I_{pk} should be modified based on the selected R_{CS}.

From now on, I_{PK} and R_{CS} have been designed.

Step 2, Design Transformer

2-1. Calculate the inductance of primary side---L_p

The primary side inductance L_p is relative with the stored energy. L_p should be big enough to store enough energy, so that P_{O, Max} can be obtained from this system.

From formula (18), the output power can be given by,

\[ P_o = \frac{1}{2} \cdot L_p \cdot I_{pk}^2 \cdot f_{SW} \cdot \frac{\eta}{\eta_m} \]  

(25)

Where f_{SW} was set by the user based on definite requirement.

Then, L_p can be gotten by,

\[ L_p = \frac{P_o \cdot t_{SW}}{I_{pk}^2 \cdot f_{SW} \cdot \eta_m} \]  

(26)

2-2. Re-calculate the turn ratio of primary and secondary side---N

From formula (24), the turn ratio of primary and secondary side N can be re-calculated.

\[ N = \frac{k \cdot I_O}{I_{pk} \cdot \eta_i} (k = 5) \]  

(27)

2-3. Calculate the turns of primary, secondary and auxiliary sides

First, the reasonable core-type and ∆B should be selected. Then, the turns of 3-winding transformer can be obtained respectively.

The turns of primary winding,

\[ N_p = \frac{L_p \cdot I_{pk}}{Ae \cdot \Delta B} \]  

(28)

The turns of secondary winding,

\[ N_s = \frac{N_p}{N} \]  

(29)

The turns of auxiliary winding,

\[ N_A = \frac{N_s \cdot V_A}{V_S} \]  

(30)
Where $V_a = V_{CC} + V_{da}$, $V_{CC}$ is the set IC supply voltage and $V_{da}$ is the voltage drop of the auxiliary diode.

For AP3770, the typical value of UVLO is decreased to 5.5V, so the supply voltage of IC, $V_{CC}$ can be set to a typical value---12V.

$V_s$ is equal to $V_O + V_d$.

$Ae$ can be gotten automatically after core-type is selected.

2-4. Check the maximum duty cycle of primary side

After turn ratio of primary side and secondary side is designed, the maximum duty cycle of primary side at low line voltage can be calculated again.

Considering the Volt-second balance between magnetizing and de-magnetizing, the formula of duty cycle is

$$D = \frac{(V_O + V_d) \cdot N \cdot 0.4}{V_{indc}}$$

(31)

Step 3, Select diode and primary transistor

3-1. Select diodes of secondary and auxiliary sides

Maximum reverse voltage of secondary side,

$$V_{ds} = V_O + \frac{V_{indc, max} \cdot N_S}{N_p}$$

(32)

Maximum reverse voltage of auxiliary side,

$$V_{da} = V_A + \frac{V_{indc, max} \cdot N_A}{N_p}$$

(33)

In (32) and (33), the maximum DC input voltage should be used.

3-2. Select the primary side transistor

$$V_{dc, min} = V_{dc, spike} + V_{indc, min} + \frac{V_d \cdot N_p}{N_s}$$

(34)

Be careful that the value of $V_{dc, spike}$ will be different with different snubber circuit.

Design Example:

Specification:
Input voltage: 85VAC to 265VAC
Output voltage: $V_O = 5.3V$ (Considering the cable compensation)
Output current: $I_O = 1.1A$
Efficiency: 80%

It is higher than the total efficiency because the loss in the input rectifier and the BJT are not included.

Other setting by users:
Switching frequency: $f_{SW} = 54kHz$ (Should be equal to or higher than 54kHz)
Forward voltage of secondary diode: $V_d = 0.4V$
Forward voltage of auxiliary diode: $V_{da} = 1.1V$
$V_{CC}$ voltage: $V_{CC} = 12V$
Core type: EE16 ($Ae = 19.2mm^2$)
Set $AB$: $AB < 3000GS$
$V_{dc, spike} = 100V$ (with snubber circuit)

Design Steps:

Step 1, a reasonable $I_{pk}$ of FLYBACK with AP3770 should be designed.

1-1. Calculate the maximum turn ratio of XFMR

$$N_{MAX} = \frac{V_{indc, min} \cdot \left( \frac{k \cdot \eta}{2 \cdot V_{O} \cdot \eta_{a} \cdot \eta_{i} - V_{d} + V_{d}} \right)}{(k = 5)}$$

(35)

$$V_{indc, min} = V_{indc, min} \cdot \sqrt{2 - 40} \cdot \eta = 0.75 \cdot \eta_{a} = 0.9 \cdot \eta_{i} = 0.9$$

$$N_{MAX} \approx 22$$

(36)

The turn ratio is finally selected as: $N = 18.5$

1-2. Calculate the peak current of primary side and current sensed resistor

$$I_{pk} \cdot \eta = I_{pk} = \frac{k \cdot I_{O}}{N} \quad (\eta = 0.9, \text{ which is the transfer efficiency of } I_{pk} \text{ and } I_{pks})$$

$$I_{pk, max} = 330mA$$

(37)

Sensed current resistor,

$$R_{CS} = \frac{V_{CS}}{I_{pk, max}} = \frac{0.5V}{359mA}$$

(38)

$$R_{CS} \approx 1.5\Omega$$

(39)

Re-calculate peak current of primary side,

$$I_{pk, max} = 333mA$$

(40)

Step 2, Design Transformer

2-1. Calculate the inductance of primary side---$L_p$

$$L_p = \frac{2 \cdot P_o}{f_{PK} \cdot f_{SW} \cdot \eta}$$

(41)

$$L_p = 2.035mH$$

(42)
2-2. Re-calculate the turn ratio of primary and secondary side---N

\[ N = \frac{k \cdot I^k_O}{I_{pk} \cdot \eta_i} \quad (k = 5) \]

\[ N = 18.3 \quad (43) \]

2-3. Calculate the turns of primary, secondary and auxiliary sides

The turns of primary winding,

\[ N_p = \frac{L_p \cdot I_{pk}}{Ae \cdot AB} \quad (45) \]

\[ N_p > 118T \quad (46) \]

The turns of secondary winding,

\[ N_S = \frac{N_p}{N} \quad (47) \]

\[ N_S \approx 7T \quad (48) \]

Recalculate the primary winding,

\[ N_p = N_S \cdot N \quad (49) \]

\[ N_p \approx 128T \quad (50) \]

The turns of auxiliary winding,

\[ N_A = \frac{N_p \cdot V_d}{V_o + V_d} \quad (51) \]

\[ N_A \approx 15T \quad (52) \]

2-4. Check the maximum duty cycle of primary side

The maximum duty cycle of primary side is calculated as following,

\[ D = \frac{(V_o + V_d) \cdot N \cdot 0.4}{V_{indc}} \quad (53) \]

\[ D \cdot V_{indc} = \frac{(V_o + V_d) \cdot N \cdot 0.4}{V_{indc \_max}} \approx \frac{(5.3 + 0.4) \cdot 18.3 \cdot 0.4}{80} = 0.528 \quad (54) \]

Step 3, Select diode and primary transistor

3-1. Select diodes of secondary and auxiliary sides

Maximum reverse voltage of secondary side,

\[ V_{dr} = V_o + \frac{V_{indc \_max} \cdot N_S}{N_p} \quad (55) \]

\[ V_{indc \_max} = 265V \cdot \sqrt{2} \quad (56) \]

\[ V_{dr} = 5.4 + \frac{375}{17} \approx 28V \quad (57) \]

Maximum reverse voltage of auxiliary side,

\[ V_{dar} = V_o + \frac{V_{indc \_max} \cdot N_A}{N_p} \quad (58) \]

\[ V_{dar} = 12 + \frac{375 \cdot 15}{128} \approx 56V \quad (59) \]

3-2. Select primary side transistor

\[ V_{dc \_max} = V_{dc \_max} + V_{vad} + \frac{V_S \cdot N_p}{N_S} \quad (60) \]

\[ V_{dc \_max} = 100 + 375 + 5.4 \cdot 17 \approx 567V \quad (61) \]

Design Results Summary:

| 1. Calculate the maximum peak current of primary side and RCS |
|---|---|---|
| Ipk= | 333 mA | Peak current of primary side |
| R_{CS}= | 1.5 Ω | Current sensed resistor |

| 2. Design transformer |
|---|---|---|
| Lp= | 2 mH (+/-8%) | Inductance of primary side |
| N= | 17 | Turn ratio of primary and secondary |
| Np= | 128 T | Turns of primary side |
| Ns= | 7 T | Turns of secondary side |
| Na= | 15 T | Turns of auxiliary side |
| D_{MAX} | 0.52 | Maximum duty cycle of primary side at V_{INDC}=80V |

| 3. Select diode and primary transistor |
|---|---|---|
| V_{dr}= | 28 V | Maximum reverse voltage of secondary diode |
| V_{dar}= | 56 V | Maximum reverse voltage of auxiliary diode |
| V_{dcMax}= | 567 V | Voltage stress of primary transistor |
2.4 Feedback Resistors Design

From above Figure 6,

\[ V_o = V_{FB} \left( \frac{R_{FB1} + R_{FB2}}{R_{FB1}} \right) \frac{N_a}{N_p} - V_D \]  

(62)

Through adjusting \( R_{FB1} \) and \( R_{FB2} \), a suitable output voltage can be achieved. The recommended values of \( R_{FB1} \) and \( R_{FB2} \) are within 5kΩ to 50kΩ.

2.5 Line Compensation Design

The internal line compensation function in AP3770 is shown in Figure 7. S1 is closed when the primary switch is “ON”. The line voltage can be detected from the FB pin. The detected voltage internally compensates the peak current. So the line compensation is determined by \( R_{LINE} \). In different application, the value of \( R_{LINE} \) is different.
Figure 8. Waveform of FB Pin

The negative voltage $V_N$ of FB pin (in Figure 8) is linear to line voltage. The AP3770 samples $V_N$ to realize the line compensation.

$$V_N = \frac{R_{FB2}}{R_{FB1} + R_{FB2}} \cdot \frac{N_s}{N_p} \cdot V_{\text{adc}}$$  \hspace{1cm} (63)

The compensated voltage of line compensation ($V_{CS,\text{LINE}}$) can be calculated by the following formula,

$$V_{cs,\text{line}} = R_{\text{line}} \cdot \frac{k}{1.670k} \cdot V_N$$

$$= R_{\text{line}} \cdot 0.8 \cdot \frac{1}{1.670k} \cdot \frac{R_{FB2}}{R_{FB1} + R_{FB2}} \cdot \frac{N_s}{N_p} \cdot V_{\text{adc}}$$

(64)

So, $R_{\text{LINE}}$ can be adjusted to achieve excellent line regulation of output current.

2.6 Dynamic Response

AP4340 is an output voltage detector for Primary Side Control System which is U2 in Figure 1. Excellent dynamic response can be achieved with AP4340. The principle is AP4340 provides a periodical signal when detecting the output voltage is lower than certain level. The periodical signal can be coupled by the transformer to the primary side, and provided as a switch-opening signal for the main controller. By fast response to secondary side voltage, AP4340 and AP3770 can effectively improve the transient performance for Primary Side Control System.

Figure 9. The Principle of AP4340 and AP3770
The detail is shown in Figure 9. When AP4340 detects the output voltage is lower than $V_{TRIGGER_{4340}}$, a pulse current ($I_{PULSE}$) will be generated. Then, a pulse voltage ($V_{PULSE}$) can be seen on the feedback winding coupling from the transformer. When AP3770 detects $V_{PULSE}$ (>0.15V is valid), it will provide a switch-opening signal for the primary side. $V_{PULSE}$ will be valid again after a delay time ($t_D$), which is determined by AP3770. Any $V_{PULSE}$ in $t_D$ is invalid.

Notes: There is a ringing signal on FB waveform after Schottky diode current finishes, which is caused by magnetizing inductance and parasitic capacitance of transformer and bipolar. The AP3770 can’t differentiate the ring signal and $V_{PULSE}$ generated by AP4340. The delay time $t_D$ is set to avoid a false detection of such ring signal. So the peak voltage ring should be much less than $V_{TRIGGER_{3770}}$ after $t_D$ in the design.

3. Summary
In order to get good performance of AP3770, it’s important to design transformer, line compensation and feedback resistance correctly. This application only gives a preliminary design guideline about these aspects and considers ideal conditions, so some parameters need to be adjusted slightly on the basis of the calculated results.