

## **AN1175**

# **DGD2110 DGD2113 Application Note**

The DIODES<sup>™</sup> DGD2110/2113 are High Side/Low Side gate drivers used to optimally drive the gate of MOSFETs or IGBTs. For the DGD2110, the high-side floating well has a maximum operation of 500V; and for the DGD2113, the high-side floating well has a maximum operation of 600V. Below (Figure 1) is an example application using the DGD2110 with MOSFETs as part of the power switching in the primary side of a full bridge converter. In this discussion, the important parameters needed to design in the DGD2110/2113 are discussed; main sections are bootstrap resistor, diode, and capacitor selection, gate driver component selection, decoupling capacitor discussion, and PCB layout suggestions.



Figure 1. Primary side of full bridge converter using the DGD2110

#### Input resistors

The IC PWM inputs, HIN, LIN and SD, are very high impedance inputs with pull down resistors to VSS for all inputs (see Figure 2); the pull-down resistors have an approximate value of  $750k\Omega$ .



Figure 2. Input logic for the DGD2110/2113

#### **Minimum Pulse Recommendation**

The DGD2110/2113 has an RC filter on the input lines to be more resilient in noisy environments. With a rising edge at the input to the gate driver, and then after the propagation delay of the IC, delay from gate resistor, and rise time of the MOSFET, the Half-Bridge will turn on producing bus voltage at the output. This MOSFET turn on produces significant system noise. For optimal operation, it is suggested to provide a minimum pulse width at the input to the IC from the MCU to ensure the turn off occurs after this event. As a rule of thumb, this minimum pulse should be 2 x propagation delay for high-side/low-side drivers; hence for the DGD2110/2113, it is required to have a minimum pulse of 200ns at the logic inputs. It is important to keep this in mind during turn-on or turn-off of motor or power supply; sometimes duty cycle is allowed to gradually decrease to very small pulse widths, this scheme could violate the above minimum pulse requirement.

The DGD2110/2113 will respond to an input pulse greater than 50ns (approximate value from the RC input filter response) and for an input pulse less than 50ns, there will be no response from the IC.

## **Bootstrap Component Selection**

## **Bootstrap Resistor**

Considering Figure 1, when the Low-Side MOSFET (Q2 or Q4) turns on,  $V_S$  pulls to GND and the bootstrap capacitor ( $C_{B1}$ ,  $C_{B2}$ ) is charged. When the High-Side MOSFET (Q1 and Q3) is turned on,  $V_S$  swings above  $V_{CC}$  and the charge on the bootstrap capacitor ( $C_B$ ) provides current to drive the IC High-Side gate driver. The first charge of  $C_B$  from  $V_{CC}$  through the bootstrap resistor ( $R_{B1}$  and  $R_{B2}$ ) and bootstrap diode ( $D_{B1}$  and  $D_{B2}$ ) occurs when power is first applied and Low-Side turns on the first time. At this time the charge current is the largest as typically  $C_B$  is not discharged fully at each cycle during normal operation.

A bootstrap resistor ( $R_{BS}$ ) is included in the bootstrap circuit to limit the inrush current that charges  $C_B$  when  $V_S$  pulls below  $V_{CC}$ ; this inrush current is largest with the first charge. Limiting inrush current is desirable to limit noise spikes on  $V_S$  and COM, potentially causing shoot-through. The amplitude and length of time of the inrush current is determined mostly by the component value of  $R_{BS}$  and  $C_{BS}$  as well as  $V_{CC}$  level. The aim in resistor selection for the application is to slow down the inrush current but have limited effect on the RC time constant of charging  $C_{BS}$ .

Typically, values for  $R_{BS}$  are  $3\Omega$  to  $10\Omega$ , enough to dampen the inrush current but have little effect on the  $V_{BS}$  turn on. Below are some waveforms illustrating the effect of different  $R_{BS}$  values.



### **Bootstrap Diode**

The chosen bootstrap diode ( $D_{BS}$ ) should be rated higher than the maximum rail voltage since the diode must be able to block the full rail voltage and any spikes seen at the  $V_S$  node. The diode's current rating is simply the product of total charge ( $Q_T$ ) required by the HVIC and the switching frequency. An ultrafast recovery diode is recommended to minimize any delay of charging the  $C_{BS}$  cap. A 1A ultrafast recovery diode is typical for DGD2110/2113 applications.

#### **Bootstrap Capacitor**

The initial step in determining the value of the bootstrap capacitor is to determine the minimum voltage drop ( $\Delta V_{BS}$ ) that can be guaranteed when the high-side device is turned on. In other words, the minimum gate-source voltage ( $V_{GSmin}$ ) must be greater than the UVLO of the High-Side circuit, specifically  $V_{BSUV}$  level. Therefore, if  $V_{GSmin}$  is the minimum gate-source voltage such that

 $V_{GSmin} > V_{BSUV}$ 

Then:

 $\Delta V_{BS} = V_{CC} - V_F - V_{GSmin} - V_X$ 

Where

- V<sub>CC</sub> is the supply voltage to the DGD2110
- V<sub>F</sub> is the voltage drop across the bootstrap diode (D<sub>BS</sub>)
- V<sub>X</sub> is the voltage drop across the MOSFET

For an IGBT,  $V_X$  is  $V_{CE-ON}$  of the IGBT at the specified output current; for a MOSFET it is calculated as the current seen across MOSFET multiplied by its  $R_{DS(ON)}$ .

In addition to the voltage drops across these components, other factors that cause  $V_{BS}$  to drop are leakages, charge required to turn on the power devices, and duration of the High-Side on time. The total charge  $(Q_T)$  required by the gate driver then equals:

$$Q_T = Q_G + Q_{LS} + [I_{LK\_N}] * T_{HON}$$

Where

Q<sub>G</sub> = gate charge of power device

Q<sub>LS</sub> = level shift charge required per cycle

T<sub>HON</sub> = high-side on time

 $I_{LK N}$  = sum of all leakages that include:

- I<sub>GSS</sub>/I<sub>GES</sub>: Gate-source leakage of the power device
- I<sub>LK DB</sub>: Bootstrap diode leakage
- ILK IC: Offset supply leakage of HVIC
- IQBS: Quiescent current for high-side supply
- I<sub>LK CB</sub>: Bootstrap capacitor leakage

Bootstrap capacitor leakage ( $I_{LK\_CB}$ ) only applies to electrolytic types. Therefore, it is best not to use electrolytic capacitor. Thus, bootstrap capacitor leakages will not be included in the calculations.

Q<sub>LS</sub> is not listed in the datasheet; depending on the process technology, it could range anywhere from 3-20nC for 500V to 1200V process respectively. Assuming a value of 10nC for Diodes' 600V process should be sufficient with added margin.

From the basic equation, then the minimum bootstrap capacitor is calculated as:

$$CB_{min} \ge Q_T/\Delta V_{BS}$$

#### **Example using IGBT**

The follow example uses an IGBT as the switching device with the following and desired parameters:

- Power device = DGTD65T15H2TF
- HVIC gate driver = DGD2110
- V<sub>CC</sub> = 15V
- Q<sub>G</sub> = 61nC
- $I_{GSS} = 100nA$
- $T_{HON} = 30 \mu S$
- V<sub>CE</sub> = 1.5V
- I<sub>OUT</sub> = 5A
- $I_{QBS} = 230\mu A$
- $I_{LK\_IC} = 50\mu A$
- Q<sub>LS</sub> = 10nC
- V<sub>F</sub> = 1.0V
- $I_{LK\_DB} = 100 \mu A$
- V<sub>GSmin</sub> = 10V

From equations above:

$$\Delta V_{BS} = 15V - 1.0V - 10V - 1.5V = 2.5V$$

$$Q_T = Q_G + Q_{LS} + [I_{LK\_N}]^*T_{HON}; where \ I_{LK\_N} \cdot T_{HON} = 11.4nC$$

Thus  $Q_T = 61nC + 10nC + 11.4nC = 82.4nC$ 

Therefore  $C_{Bmin} = 82.4nC / 2.5V = 33nF$ 

The bootstrap capacitor calculated in this example is the minimal value required to supply the needed charge. It is recommended that a margin of 2-3 times the calculated value be used, minimally. Utilizing values lower than this could result in overcharging of the bootstrap capacitor especially during  $-V_S$  transients. Typically, for power supply applications,  $C_{BS} = 0.1 \mu F$  to  $2.2 \mu F$  is used, and for motor driver applications,  $C_{BS} = 1.0 \mu F$  to  $10.0 \mu F$  is used; also it is recommended to use low ESR ceramic capacitors as close to the  $V_B$  and  $V_S$  pin as possible (see PCB layout suggestions section).

#### **Gate Component Selection**

The most crucial time in the gate drive is the turn-on and turn-off of the MOSFET, and performing this function quickly, but with minimal noise and ringing is key. Too fast a rise/fall time can cause unnecessary ringing and poor EMI, and too slow a rise/fall time will increase switching losses in the MOSFET.



Figure 7. Gate drive high-side and low-side components for DGD2113

Considering the gate driver components for DGD2113 in Figure 7. With the careful selection of  $R_{\rm G1}$  and  $R_{\rm RG1}$ , it is possible to selectively control the rise time and fall time of the gate drive to the MOSFET. For turn on, all current will go from the IC through  $R_{\rm G1}$  and charge the MOSFET gate capacitance, hence increasing or decreasing  $R_{\rm G1}$  will increase or decrease rise time in the application. With the addition of  $D_{\rm RG1}$ , the fall time can be separately controlled as the turn off current flows from the MOSFET gate capacitance, through  $R_{\rm RG1}$  and  $D_{\rm RG1}$  to the driver in the IC to VS for High-Side and COM for Low-Side. So, increasing or decreasing  $R_{\rm RG1}$  will increase or decrease the fall time. Sometimes finer control is not needed and only  $R_{\rm G1}$  and  $R_{\rm G2}$  is used.

Increasing turn on and turn off has the effect of limiting ringing and noise due to parasitic inductances, hence with a noisy environment, it may be necessary to increase the gate resistors. Gate component selection is a compromise of faster rise time with more ringing, and a poorer EMI but better efficiency, and a slower rise time with better EMI, better noise performance but poorer efficiency. The exact value depends on the parameters of the application and system requirements. Generally, for power supplies, the switching speed is faster and efficiency is more of a concern, so lower values are recommended, for example  $R_G = 5\Omega - 50\Omega$ . And generally, for motors, the switching speed is slower and the application has more inherent noise, hence higher values are recommended, for example  $R_G = 20\Omega - 100\Omega$ .

To have equal switching times for High-Side and Low-Side, it is recommended that the gate driver components for High-Side and Low-Side are mirrored. For example,  $R_{RG1}=R_{RG2}$ ,  $D_{RG1}=D_{GR2}$  and  $R_{G1}=R_{G2}$ .

The gate to source capacitors,  $C_{G1}$  and  $C_{G2}$ , are used to minimize unexpected shoot through in the Half-Bridge. This shoot through can decrease efficiency or even damage the MOSFETs; this phenomenon is discussed further on page 7.

## **V<sub>CC</sub>** Decoupling Capacitors

For optimal operation, decoupling is crucial for all gate driver ICs. With poor decoupling, larger  $V_{CC}$  transients will occur at the IC when switching, and for greater and longer  $V_{CC}$  drop the IC can go into UVLO.



Figure 8. Suggested VCC and VDD decoupling

As shown in Figure 8, two decoupling capacitors ( $C_{V1}$  and  $C_{V2}$ ) are recommended for  $V_{CC}$  to power ground and one ( $C_{V3}$ ) for  $V_{DD}$  to logic ground.  $C_{V1}$  can be a larger electrolytic, for example 47 $\mu$ F, 50V, used to dampen low frequency drains on supply;  $C_{V1}$  does not need to be right next to the IC. But  $C_{V2}$  is used to decouple faster edge changes to  $V_{CC}$  and should be a low ESR ceramic capacitor placed close to the  $V_{CC}$  pin. This component provides stability when  $V_{CC}$  is quickly pulled down with load from the IC; typical values are  $0.1\mu$ F to  $1\mu$ F. For  $V_{DD}$ , switching currents are lower but decoupling is still recommended to minimize noise on logic circuit; typical values are  $0.1\mu$ F to  $1\mu$ F close to the device.

For applications with multiple gate driver ICs (for example a full bridge converter as shown in Figure 1), one larger electrolytic ( $C_{V1}$ ) can be used and the two ceramic caps ( $C_{V2}$  and  $C_{V4}$ ) should be used close to the respective  $V_{CC}$  pin (see Layout section also).

#### **High Voltage Decoupling Capacitors**

Considering the performance of the whole Half-Bridge, it is important to have appropriate high-voltage decoupling capacitors (see  $C_{HV1}$ ,  $C_{HV2}$ , and  $C_{HV3}$  in Figure 1). For best stability (best high-frequency performance),  $C_{HV2}$  and  $C_{HV3}$  are smaller ceramic capacitors (1 $\mu$ F 450V) placed close to the drain of the MOSFETs at the Half-Bridge (less than 25mm); and then  $C_{HV1}$  is the electrolytic bulk capacitor which is typically part of the on board power supply. If the small decoupling capacitors ( $C_{HV2}$  and  $C_{HV3}$ ) are not used, then for optimal operation, the bulk capacitor ( $C_{HV1}$ ) should be close to the drain of the MOSFETs (less than 25mm).

### **Separate Logic Ground**

In some system designs, to better separate the greater ringing on power ground from logic ground, a separate power ground and logic ground is used. The DGD2110/2113 has a separate logic ground pin ( $V_{SS}$ ), and internally the logic ground ( $V_{SS}$ ) and power ground (COM) are separated. The  $V_{SS}$  pin is rated to operate from -5V to +5V (where 0V is COM, power ground).

## **Matching Gate Driver with MOSFET or IGBT**

## IC drive current and MOSFET/IGBT gate charge

Gate Driver ICs are defined by their output drive current, its ability to source current to the gate of the MOSFET/IGBT at turn on and to sink current from the gate of the MOSFET/IGBT at turn off. For the DGD2110/2113 the drive current is  $I_{O+} = 2.5A$  and  $I_{O-} = 2.5A$  typical.

For a given MOSFET/IGBT, with the known drive current of the DGD2110/2113, you can estimate how long it will take to turn on/off the MOSFET/IGBT with the equation:

 $t = Q_g / I$ 

 $Q_g$  = total charge of the MOSFET/IGBT as provided by the datasheet

I = sink/source capability of the gate driver IC

t = calculated rise/fall time with the given charge and drive current

For example, with the Diodes' DMG10N60SCT, 600V MOSFET,  $Q_g = 35nC$ ; and with the DGD2110/2113  $I_{O_{\tau}}/I_{O_{\tau}}$ , the calculated time is  $t_r/t_f = 14ns$ . These are estimates as the total charge given in the datasheet may not be the same conditions in the application. Also, an addition of a gate resistor (which is recommended) will increase the  $t_r$  and  $t_f$ .

6 of 10

## Unexpected shoot-through with dV<sub>DS</sub>/dt

Unwanted MOSFET turn-on, caused by  $C_{GD}$  x  $dV_{DS}/dt$  (see Figure 9) is often the cause of unexplained shoot through in the Half-Bridge circuit. Depending on the ratio of the  $C_{GS}/C_{GD}$ , when the  $dV_{DS}/dt$  across Low-Side MOSFET (Q2) occurs (i.e when High-Side MOSFET turns on), there can be a voltage applied to the gate of the  $Q_2$  MOSFET, turning on  $Q_2$  and causing shoot through. In effect a gate bouncing occurs causing a ringing on the  $V_S$  line and the power ground.



Figure 9. Unexpected shoot through with dV<sub>DS</sub>/dt

#### Considering Figure 9:

 $I_{GD} = C_{GD} x dV_{DS}/dt$ 

 $I_{\text{GD}}$  will flow towards the resistive load (and small inductance due to parasitics) of the gate driver and the  $C_{\text{GS}}$  of the MOSFET. Hence this unwanted condition may be minimized by looking at the Ciss/Cres in the MOSFET datasheet (Ciss/Cres gives an indication of  $C_{\text{GS}}/C_{\text{GD}}$ ); having a Ciss/Cres as large as possible will minimize this phenomenon. Also, an external capacitor can be added to the gate-source of the MOSFET (for example 1nF) which will increase  $C_{\text{GS}}/C_{\text{GD}}$ .

## **PCB** layout suggestions

Layout also plays a considerable role since unwanted noise coupling, unpredicted glitches and abnormal operation could arise due to poor layout of the associated components. Figure 10 shows the schematic with parasitic inductances in the high current path ( $L_{P1}$ ,  $L_{P2}$ ,  $L_{P3}$ ,  $L_{P4}$ ) which would be caused by inductance in the metal of the trace. Considering Figure 10, the length of the tracks in red should be minimized, and the bootstrap capacitor ( $C_B$ ) and the decoupling capacitor ( $C_D$ ) should be placed as close to the IC as possible as well as using low ESR ceramic capacitors. Finally, the gate resistors ( $R_{GH}$  and  $R_{GL}$ ) and the sense resistor ( $R_S$ ) should be surface mount devices. These suggestions will reduce the parasitics due to the PCB traces.



Figure 10. Layout suggestions for DGD2110/2113 in a Half-Bridge, lines in red should be as short as possible



Figure 11. Schematic for layout example shown in Figure 12.



Figure 12. Layout of the schematic shown in Figure 11, DGD2110 in SOIC16, MOSFETs in TO-220, and only bottom of bulk electrolytic (C2) shown

#### **IMPORTANT NOTICE**

- 1. DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).
- 2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.
- 3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.
- 4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.
- provided Diodes' of Diodes' products are subject to Standard Terms and Conditions Sale  $(\underline{\text{https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/}) \ \ \text{or} \ \ \text{other} \ \ \text{applicable} \ \ \text{terms.} \ \ \text{This} \ \ \text{document}$ does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.
- 6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.
- 7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.
- 8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.
- 9. This Notice may be periodically updated with the most recent version available at <a href="https://www.diodes.com/about/company/terms-and-conditions/important-notice">https://www.diodes.com/about/company/terms-and-conditions/important-notice</a>

DIODES is a trademark of Diodes Incorporated in the United States and other countries. The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. © 2022 Diodes Incorporated. All Rights Reserved.

www.diodes.com